Merge branch 'main' of https://github.com/yongatek/caravel_yonga-lz4-decoder into main
diff --git a/signoff/user_proj_example/OPENLANE_VERSION b/signoff/user_proj_example/OPENLANE_VERSION
index 32a1e4f..f1c9b0f 100644
--- a/signoff/user_proj_example/OPENLANE_VERSION
+++ b/signoff/user_proj_example/OPENLANE_VERSION
@@ -1 +1 @@
-openlane mpw-two-a
+openlane v0.17
diff --git a/signoff/user_proj_example/PDK_SOURCES b/signoff/user_proj_example/PDK_SOURCES
index a639d64..12969b6 100644
--- a/signoff/user_proj_example/PDK_SOURCES
+++ b/signoff/user_proj_example/PDK_SOURCES
@@ -1,4 +1,3 @@
--ne skywater-pdk 
-bb2f842ac8d1b750677ca25bc71fb312859edb82
--ne open_pdks 
-b06f0f2148abd1b4f8ef60999f9991775cd87a7e
+openlane f7412929e8775504b9bdc5f247b7f967849a1fc3
+skywater-pdk db2e06709dc3d876aa6b74a5f3893fa5f1bc2a6e
+open_pdks b9ffc1fd1cfc26cbca85a61c287ac799721f6e6a
diff --git a/signoff/user_proj_example/final_summary_report.csv b/signoff/user_proj_example/final_summary_report.csv
index 49ff777..1df662a 100644
--- a/signoff/user_proj_example/final_summary_report.csv
+++ b/signoff/user_proj_example/final_summary_report.csv
@@ -1,2 +1,2 @@
 ,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
-0,/project/openlane/user_proj_example,user_proj_example,user_proj_example,Flow_completed,0h9m19s,0h4m8s,2077.777777777778,0.54,1038.888888888889,2,563.82,561,0,0,0,0,0,0,0,3,0,-1,-1,72392,6597,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,62857011,0.0,2.38,2.52,0.42,0.0,0.4,338,928,18,608,0,0,0,561,37,0,14,31,46,17,15,65,169,135,20,424,7167,29,7620,100.0,10.0,10,AREA 0,5,50,1,153.6,153.18,0.05,0,sky130_fd_sc_hd,4,3
+0,/project/openlane/user_proj_example,user_proj_example,user_proj_example,Flow_completed,0h27m55s,0h13m4s,14930.0,1.0,7465.0,10,872.92,7465,0,0,0,0,0,0,0,1,0,-1,-1,387471,108955,-0.6,-0.6,0.0,0.0,0.0,-1.21,-1.21,0.0,0.0,0.0,225445363,0.0,9.49,7.94,0.4,0.34,0.0,7242,7832,1923,2513,0,0,0,7465,85,8,95,116,575,215,54,1906,2047,2291,32,718,13533,20588,34839,50.0,20.0,20,AREA 0,5,50,1,153.6,153.18,0.5,0,sky130_fd_sc_hd,4,2
diff --git a/signoff/user_project_wrapper/OPENLANE_VERSION b/signoff/user_project_wrapper/OPENLANE_VERSION
index 32a1e4f..f1c9b0f 100644
--- a/signoff/user_project_wrapper/OPENLANE_VERSION
+++ b/signoff/user_project_wrapper/OPENLANE_VERSION
@@ -1 +1 @@
-openlane mpw-two-a
+openlane v0.17
diff --git a/signoff/user_project_wrapper/PDK_SOURCES b/signoff/user_project_wrapper/PDK_SOURCES
index a639d64..12969b6 100644
--- a/signoff/user_project_wrapper/PDK_SOURCES
+++ b/signoff/user_project_wrapper/PDK_SOURCES
@@ -1,4 +1,3 @@
--ne skywater-pdk 
-bb2f842ac8d1b750677ca25bc71fb312859edb82
--ne open_pdks 
-b06f0f2148abd1b4f8ef60999f9991775cd87a7e
+openlane f7412929e8775504b9bdc5f247b7f967849a1fc3
+skywater-pdk db2e06709dc3d876aa6b74a5f3893fa5f1bc2a6e
+open_pdks b9ffc1fd1cfc26cbca85a61c287ac799721f6e6a
diff --git a/signoff/user_project_wrapper/final_summary_report.csv b/signoff/user_project_wrapper/final_summary_report.csv
index 866f87d..e0555bb 100644
--- a/signoff/user_project_wrapper/final_summary_report.csv
+++ b/signoff/user_project_wrapper/final_summary_report.csv
@@ -1,2 +1,2 @@
 ,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
-0,/project/openlane/user_project_wrapper,user_project_wrapper,user_project_wrapper,Flow_completed,0h9m54s,0h2m35s,0.19458281444582815,10.2784,0.09729140722291407,0,583.39,1,0,0,0,0,0,0,0,0,0,-1,-1,1383334,2566,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,-1,0.0,1.51,4.36,0.38,0.24,-1,27,645,27,645,0,0,0,1,0,0,0,0,0,0,0,0,-1,-1,-1,0,0,0,0,100.0,10.0,10,AREA 0,5,50,1,180,180,0.55,0,sky130_fd_sc_hd,4,0
+0,/project/openlane/user_project_wrapper,user_project_wrapper,user_project_wrapper,Flow_completed,0h15m28s,0h2m0s,0.19458281444582815,10.2784,0.09729140722291407,0,519.78,1,0,0,0,0,0,0,0,0,0,-1,-1,1385456,2505,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,0.0,-1,0.0,1.46,4.38,0.58,0.73,-1,27,645,27,645,0,0,0,1,0,0,0,0,0,0,0,0,-1,-1,-1,0,0,0,0,100.0,10.0,10,AREA 0,5,50,1,180,180,0.55,0,sky130_fd_sc_hd,4,0