commit | d4425fb2b22c348582d8e703e01a202a8afeb61c | [log] [tgz] |
---|---|---|
author | Jeff DiCorpo <jeffdi@efabless.com> | Sun May 01 01:23:57 2022 -0700 |
committer | Jeff DiCorpo <jeffdi@efabless.com> | Sun May 01 01:23:57 2022 -0700 |
tree | 655379aa6e292ea2059edcd51862924e4d9e5afe | |
parent | c4f0e550fb347306a50025414ac1b6944216a86c [diff] |
final gds oasis
This repo contains the RISC-V based C0 SoC that utilizes caravel
chip user space. C0 is an silicon-proven SoC that has a RISC-V core (RV32-IM ISA) and AN UART module @ 115200 baudrate. The repo also contains all required files to run all RV32-IM ISA tests.
TBA
TBA
TBA
TBA
TBA
user_project_wrapper
.user_project_wrapper
at verilog/gl/user_project_wrapper.vuser_project_wrapper
adheres to the same pin order specified at pin\_order
user_project_wrapper
adheres to the fixed wrapper configuration specified at fixed_wrapper_cfgs
mpw-precheck