| commit | c4f0e550fb347306a50025414ac1b6944216a86c | [log] [tgz] |
|---|---|---|
| author | yct000 <yahyacantugrul@gmail.com> | Sat Mar 19 22:44:55 2022 +0300 |
| committer | yct000 <yahyacantugrul@gmail.com> | Sat Mar 19 22:44:55 2022 +0300 |
| tree | 3b78ec8298fe99c9de3b1a5ec7f2067489d96a92 | |
| parent | 204c909f9d1eb453ec18777528d78058428fe9c1 [diff] |
change c0 die size
This repo contains the RISC-V based C0 SoC that utilizes caravel chip user space. C0 is an silicon-proven SoC that has a RISC-V core (RV32-IM ISA) and AN UART module @ 115200 baudrate. The repo also contains all required files to run all RV32-IM ISA tests.
TBA
TBA
TBA
TBA
TBA
user_project_wrapper.user_project_wrapper at verilog/gl/user_project_wrapper.vuser_project_wrapper adheres to the same pin order specified at pin\_orderuser_project_wrapper adheres to the fixed wrapper configuration specified at fixed_wrapper_cfgsmpw-precheck