commit | ad4570703d6ef48b271529912340c262e9622fc4 | [log] [tgz] |
---|---|---|
author | Ali Imran <59641896+ALI11-2000@users.noreply.github.com> | Sat Sep 10 23:46:32 2022 +0500 |
committer | GitHub <noreply@github.com> | Sat Sep 10 23:46:32 2022 +0500 |
tree | 30da7411fd693dc43e220eedc122921c46b49c6d | |
parent | aa11ae4ad72ef24c71c83445270aa7cc854bd4e4 [diff] |
Update Makefile
WARP-V is an open-source CPU core generator written in TL-Verilog with support for RISC-V and MIPS I. It is a demonstration and exploration vehicle for the flexibility that is possible using the emerging “transaction-level design” methodology. It can implement a single-stage, low-power microcontroller or a mid-range 7-stage CPU. Even the instruction-set architectures (ISAs) is configurable. WARP-V is an evolving library of CPU components as well as various compositions of them. It is driven by a community interested in transforming the silicon industry through open-source hardware and revolutionary design methodology.