blob: 8f9743e8a49189d5f7ee2c064c13f33ffedc5438 [file] [log] [blame]
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/home/kasirga/c0_hayyan/GL_GECTI/caravel_user_project/openlane/c0_system,c0_system,c0_system,flow completed,0h38m31s0ms,0h21m40s0ms,14186.666666666664,2.25,7093.333333333332,7.12,8397.5,15960,0,0,0,0,0,0,0,60,0,0,-1,1454296,162460,0.0,0.0,-1,0.0,0.0,0.0,0.0,-1,0.0,0.0,1215057799.0,0.0,21.69,19.28,5.62,8.55,-1,13579,24686,578,11551,0,0,0,15760,279,9,373,527,2318,731,154,4122,2114,2127,37,1086,31337,0,32423,50.0,20.0,20,AREA 0,5,50,1,153.6,153.18,0.19,0.3,sky130_fd_sc_hd,4,4