| ############################################################################### |
| # Created by write_sdc |
| # Thu Mar 17 23:04:27 2022 |
| ############################################################################### |
| current_design wb_bridge_2way |
| ############################################################################### |
| # Timing Constraints |
| ############################################################################### |
| create_clock -name wb_clk_i -period 10.0000 [get_ports {wb_clk_i}] |
| set_clock_transition 0.1500 [get_clocks {wb_clk_i}] |
| set_clock_uncertainty 0.2500 wb_clk_i |
| set_propagated_clock [get_clocks {wb_clk_i}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wb_rst_i}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_ack_i}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[0]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[10]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[11]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[12]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[13]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[14]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[15]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[16]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[17]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[18]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[19]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[1]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[20]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[21]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[22]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[23]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[24]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[25]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[26]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[27]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[28]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[29]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[2]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[30]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[31]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[3]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[4]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[5]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[6]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[7]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[8]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_i[9]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_ack_i}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[0]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[10]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[11]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[12]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[13]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[14]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[15]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[16]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[17]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[18]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[19]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[1]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[20]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[21]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[22]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[23]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[24]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[25]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[26]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[27]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[28]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[29]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[2]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[30]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[31]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[3]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[4]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[5]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[6]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[7]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[8]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_i[9]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[0]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[10]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[11]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[12]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[13]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[14]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[15]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[16]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[17]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[18]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[19]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[1]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[20]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[21]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[22]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[23]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[24]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[25]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[26]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[27]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[28]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[29]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[2]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[30]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[31]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[3]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[4]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[5]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[6]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[7]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[8]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_adr_i[9]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_cyc_i}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[0]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[10]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[11]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[12]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[13]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[14]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[15]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[16]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[17]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[18]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[19]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[1]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[20]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[21]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[22]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[23]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[24]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[25]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[26]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[27]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[28]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[29]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[2]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[30]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[31]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[3]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[4]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[5]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[6]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[7]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[8]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_i[9]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_sel_i[0]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_sel_i[1]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_sel_i[2]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_sel_i[3]}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_stb_i}] |
| set_input_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_we_i}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[10]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[11]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[12]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[13]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[14]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[15]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[16]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[17]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[18]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[19]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[20]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[21]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[22]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[23]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[24]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[25]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[26]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[27]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[28]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[29]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[30]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[31]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[3]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[4]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[5]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[6]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[7]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[8]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_adr_o[9]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_cyc_o}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[10]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[11]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[12]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[13]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[14]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[15]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[16]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[17]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[18]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[19]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[20]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[21]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[22]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[23]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[24]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[25]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[26]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[27]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[28]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[29]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[30]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[31]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[3]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[4]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[5]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[6]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[7]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[8]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_dat_o[9]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_sel_o[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_sel_o[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_sel_o[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_sel_o[3]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_stb_o}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_a_we_o}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[10]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[3]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[4]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[5]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[6]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[7]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[8]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_adr_o[9]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_cyc_o}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[10]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[11]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[12]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[13]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[14]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[15]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[16]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[17]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[18]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[19]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[20]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[21]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[22]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[23]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[24]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[25]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[26]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[27]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[28]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[29]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[30]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[31]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[3]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[4]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[5]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[6]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[7]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[8]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_dat_o[9]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_sel_o[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_sel_o[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_sel_o[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_sel_o[3]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_stb_o}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbm_b_we_o}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_ack_o}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[10]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[11]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[12]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[13]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[14]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[15]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[16]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[17]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[18]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[19]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[20]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[21]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[22]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[23]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[24]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[25]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[26]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[27]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[28]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[29]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[30]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[31]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[3]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[4]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[5]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[6]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[7]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[8]}] |
| set_output_delay 2.0000 -clock [get_clocks {wb_clk_i}] -add_delay [get_ports {wbs_dat_o[9]}] |
| ############################################################################### |
| # Environment |
| ############################################################################### |
| set_load -pin_load 0.0334 [get_ports {wbm_a_cyc_o}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_stb_o}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_we_o}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_cyc_o}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_stb_o}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_we_o}] |
| set_load -pin_load 0.0334 [get_ports {wbs_ack_o}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[31]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[30]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[29]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[28]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[27]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[26]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[25]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[24]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[23]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[22]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[21]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[20]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[19]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[18]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[17]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[16]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[15]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[14]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[13]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[12]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[11]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[10]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[9]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[8]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[7]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[6]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[5]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[4]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[3]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[2]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[1]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_adr_o[0]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[31]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[30]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[29]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[28]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[27]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[26]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[25]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[24]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[23]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[22]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[21]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[20]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[19]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[18]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[17]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[16]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[15]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[14]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[13]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[12]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[11]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[10]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[9]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[8]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[7]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[6]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[5]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[4]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[3]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[2]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[1]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_dat_o[0]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_sel_o[3]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_sel_o[2]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_sel_o[1]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_a_sel_o[0]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[10]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[9]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[8]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[7]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[6]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[5]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[4]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[3]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[2]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[1]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_adr_o[0]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[31]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[30]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[29]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[28]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[27]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[26]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[25]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[24]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[23]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[22]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[21]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[20]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[19]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[18]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[17]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[16]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[15]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[14]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[13]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[12]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[11]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[10]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[9]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[8]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[7]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[6]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[5]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[4]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[3]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[2]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[1]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_dat_o[0]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_sel_o[3]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_sel_o[2]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_sel_o[1]}] |
| set_load -pin_load 0.0334 [get_ports {wbm_b_sel_o[0]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[31]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[30]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[29]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[28]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[27]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[26]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[25]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[24]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[23]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[22]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[21]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[20]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[19]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[18]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[17]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[16]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[15]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[14]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[13]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[12]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[11]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[10]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[9]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[8]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[7]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[6]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[5]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[4]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[3]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[2]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[1]}] |
| set_load -pin_load 0.0334 [get_ports {wbs_dat_o[0]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wb_clk_i}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wb_rst_i}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_ack_i}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_ack_i}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_cyc_i}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_stb_i}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_we_i}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[31]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[30]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[29]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[28]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[27]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[26]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[25]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[24]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[23]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[22]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[21]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[20]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[19]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[18]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[17]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[16]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[15]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[14]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[13]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[12]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[11]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[10]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[9]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[8]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[7]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[6]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[5]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[4]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[3]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[2]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[1]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_a_dat_i[0]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[31]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[30]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[29]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[28]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[27]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[26]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[25]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[24]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[23]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[22]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[21]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[20]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[19]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[18]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[17]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[16]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[15]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[14]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[13]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[12]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[11]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[10]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[9]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[8]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[7]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[6]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[5]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[4]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[3]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[2]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[1]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbm_b_dat_i[0]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[31]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[30]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[29]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[28]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[27]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[26]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[25]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[24]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[23]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[22]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[21]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[20]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[19]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[18]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[17]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[16]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[15]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[14]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[13]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[12]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[11]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[10]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[9]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[8]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[7]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[6]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[5]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[4]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[3]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[2]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[1]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_adr_i[0]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[31]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[30]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[29]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[28]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[27]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[26]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[25]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[24]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[23]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[22]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[21]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[20]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[19]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[18]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[17]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[16]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[15]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[14]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[13]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[12]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[11]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[10]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[9]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[8]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[7]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[6]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[5]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[4]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[3]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[2]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[1]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_dat_i[0]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_sel_i[3]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_sel_i[2]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_sel_i[1]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {wbs_sel_i[0]}] |
| set_timing_derate -early 0.9500 |
| set_timing_derate -late 1.0500 |
| ############################################################################### |
| # Design Rules |
| ############################################################################### |
| set_max_fanout 16.0000 [current_design] |