| commit | 2d0460170b26c5ac4084a6e94d0fd9d2fc31bcc5 | [log] [tgz] | 
|---|---|---|
| author | unrealismail <iyuksel@etu.edu.tr> | Thu Dec 30 20:12:09 2021 +0300 | 
| committer | GitHub <noreply@github.com> | Thu Dec 30 20:12:09 2021 +0300 | 
| tree | 5b92485e6cb02a3e9ae8fa1e114f700e83d601c5 | |
| parent | 336a1cb7931d80fccb569f83b31f78b0c0003fc8 [diff] | 
update config.tcl
This repo contains a RISC-V based SoC (K0) that utilizes thecaravelchip user space. K0 is an ASIC-compatible SoC that has a RISC-V core with RV32-IM ISA and UART module @ 115200 baudrate. The repo also contains all required files to run any rv32-im tests programming through UART.
TBA
TBA
TBA
TBA
TBA
user_project_wrapper.user_project_wrapper at verilog/gl/user_project_wrapper.vuser_project_wrapper adheres to the same pin order specified at pin\_orderuser_project_wrapper adheres to the fixed wrapper configuration specified at fixed_wrapper_cfgsmpw-precheck