commit | 336a1cb7931d80fccb569f83b31f78b0c0003fc8 | [log] [tgz] |
---|---|---|
author | ataberk <olgunataberk@gmail.com> | Thu Dec 30 19:59:00 2021 +0300 |
committer | ataberk <olgunataberk@gmail.com> | Thu Dec 30 19:59:00 2021 +0300 |
tree | 9c5a949c1cce91c6537d8420c07c11d4d87cbc9b | |
parent | 8b5cb1ba41a920246ffc046775932b04d11e8cec [diff] | |
parent | f39f35441c0b59f5e9b17a34bab389eb61dbbdfa [diff] |
Merge branch 'main' of github.com:kasirgalabs/kasirga-k0 into main
This repo contains a RISC-V based SoC (K0) that utilizes thecaravel
chip user space. K0 is an ASIC-compatible SoC that has a RISC-V core with RV32-IM ISA and UART module @ 115200 baudrate. The repo also contains all required files to run any rv32-im tests programming through UART.
TBA
TBA
TBA
TBA
TBA
user_project_wrapper
.user_project_wrapper
at verilog/gl/user_project_wrapper.vuser_project_wrapper
adheres to the same pin order specified at pin\_order
user_project_wrapper
adheres to the fixed wrapper configuration specified at fixed_wrapper_cfgs
mpw-precheck