blob: 84834b87a0ebcd6cd8127a571eef8144965c7791 [file] [log] [blame]
{
"DESIGN_NAME": "core",
"DESIGN_IS_CORE": 0,
"VERILOG_FILES": [
"dir::../../verilog/rtl/defines.v",
"dir::../../verilog/rtl/ppcpu/rtl/core/core.v",
"dir::../../verilog/rtl/ppcpu/rtl/core/alu_mul_div.v",
"dir::../../verilog/rtl/ppcpu/rtl/core/alu.v",
"dir::../../verilog/rtl/ppcpu/rtl/core/decode.v",
"dir::../../verilog/rtl/ppcpu/rtl/core/execute.v",
"dir::../../verilog/rtl/ppcpu/rtl/core/fetch.v",
"dir::../../verilog/rtl/ppcpu/rtl/core/memwb.v",
"dir::../../verilog/rtl/ppcpu/rtl/core/pc.v",
"dir::../../verilog/rtl/ppcpu/rtl/core/rf.v"
],
"VERILOG_INCLUDE_DIRS": ["dir::../../verilog/rtl/ppcpu/rtl/"],
"CLOCK_PERIOD": 10,
"CLOCK_PORT": "i_clk",
"CLOCK_NET": "i_clk",
"FP_SIZING": "absolute",
"DIE_AREA": "0 0 500 500",
"FP_PIN_ORDER_CFG": "dir::pin_order.cfg",
"PL_BASIC_PLACEMENT": 0,
"PL_TARGET_DENSITY": 0.26,
"VDD_NETS": ["vccd1"],
"GND_NETS": ["vssd1"],
"DIODE_INSERTION_STRATEGY": 4,
"RUN_CVC": 1,
"pdk::sky130*": {
"FP_CORE_UTIL": 45,
"RT_MAX_LAYER": "met4",
"scl::sky130_fd_sc_hd": {
"CLOCK_PERIOD": 10
},
"scl::sky130_fd_sc_hdll": {
"CLOCK_PERIOD": 10
},
"scl::sky130_fd_sc_hs": {
"CLOCK_PERIOD": 8
},
"scl::sky130_fd_sc_ls": {
"CLOCK_PERIOD": 10,
"SYNTH_MAX_FANOUT": 5
},
"scl::sky130_fd_sc_ms": {
"CLOCK_PERIOD": 10
}
},
"PL_RESIZER_SETUP_SLACK_MARGIN": 1,
"GLB_RESIZER_SETUP_SLACK_MARGIN": 2,
"GLB_RESIZER_SETUP_MAX_BUFFER_PERCENT": 70,
"ROUTING_CORES": 6
}