blob: c177d0560e3c76d179af62f42ba6b322f2118485 [file] [log] [blame]
{
"DESIGN_NAME": "user_proj_example",
"DESIGN_IS_CORE": 0,
"VERILOG_FILES": [
"dir::../../verilog/rtl/defines.v",
"dir::../../verilog/rtl/user_proj_example.v",
"dir::../../verilog/rtl/usb2uart.v",
"dir::../../verilog/rtl/usb_cdc/usb_cdc/phy_tx.v",
"dir::../../verilog/rtl/usb_cdc/usb_cdc/phy_rx.v",
"dir::../../verilog/rtl/usb_cdc/usb_cdc/sie.v",
"dir::../../verilog/rtl/usb_cdc/usb_cdc/ctrl_endp.v",
"dir::../../verilog/rtl/usb_cdc/usb_cdc/in_fifo.v",
"dir::../../verilog/rtl/usb_cdc/usb_cdc/out_fifo.v",
"dir::../../verilog/rtl/usb_cdc/usb_cdc/bulk_endp.v",
"dir::../../verilog/rtl/usb_cdc/usb_cdc/usb_cdc.v",
"dir::../../verilog/rtl/usb_cdc/examples/common/hdl/prescaler.v",
"dir::../../verilog/rtl/usb_cdc/examples/common/hdl/fifo_if.v",
"dir::../../verilog/rtl/verilog-uart/rtl/uart_rx.v",
"dir::../../verilog/rtl/verilog-uart/rtl/uart_tx.v",
"dir::../../verilog/rtl/verilog-uart/rtl/uart.v"
],
"CLOCK_PERIOD": 10,
"CLOCK_PORT": "user_clock2",
"CLOCK_NET": "usb2uart.clk",
"FP_SIZING": "absolute",
"DIE_AREA": "0 0 900 600",
"FP_PIN_ORDER_CFG": "dir::pin_order.cfg",
"PL_BASIC_PLACEMENT": 0,
"PL_TARGET_DENSITY": 0.55,
"VDD_NETS": ["vccd1"],
"GND_NETS": ["vssd1"],
"DIODE_INSERTION_STRATEGY": 4,
"RUN_CVC": 1,
"pdk::sky130*": {
"FP_CORE_UTIL": 45,
"RT_MAX_LAYER": "met4",
"scl::sky130_fd_sc_hd": {
"CLOCK_PERIOD": 10
},
"scl::sky130_fd_sc_hdll": {
"CLOCK_PERIOD": 10
},
"scl::sky130_fd_sc_hs": {
"CLOCK_PERIOD": 8
},
"scl::sky130_fd_sc_ls": {
"CLOCK_PERIOD": 10,
"SYNTH_MAX_FANOUT": 5
},
"scl::sky130_fd_sc_ms": {
"CLOCK_PERIOD": 10
}
},
"pdk::gf180mcuC": {
"STD_CELL_LIBRARY": "gf180mcu_fd_sc_mcu7t5v0",
"CLOCK_PERIOD": 24.0,
"FP_CORE_UTIL": 40,
"RT_MAX_LAYER": "Metal4",
"SYNTH_MAX_FANOUT": 4,
"PL_TARGET_DENSITY": 0.45
}
}