blob: 0cb5a3c42035603bdc9d416bdcdd3b21c9cff8c0 [file] [log] [blame]
design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,CoreArea_um^2,power_slowest_internal_uW,power_slowest_switching_uW,power_slowest_leakage_uW,power_typical_internal_uW,power_typical_switching_uW,power_typical_leakage_uW,power_fastest_internal_uW,power_fastest_switching_uW,power_fastest_leakage_uW,critical_path_ns,suggested_clock_period,suggested_clock_frequency,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GRT_ADJUSTMENT,STD_CELL_LIBRARY,DIODE_INSERTION_STRATEGY
/home/vijayan/CARAVEL_FLOW/graphics_controller/openlane/user_project_wrapper,user_project_wrapper,22_08_31_15_17,flow completed,2h33m10s0ms,0h14m56s0ms,-2.0,10.2784,-1,0.01,10588.46,-1,0,0,0,0,0,0,0,-1,0,-1,-1,737406,2057,0.0,0.0,0.0,0.0,-1,0.0,0.0,0.0,0.0,-1,735288662.0,0.0,1.55,3.13,0.19,0.4,0.05,27,645,27,645,0,0,0,1,0,0,0,0,0,0,0,0,-1,-1,-1,3106,137650,0,140756,10173980.1536,9.17e-05,0.000358,4.54e-06,0.000112,0.000454,4.67e-07,0.000129,0.000533,4.77e-07,-1,11.0,90.9090909090909,10,AREA 0,10,50,1,180,180,0.55,0.3,sky130_fd_sc_hd,3