blob: 1373b622762059935a8f971c08f0996c1a3f6733 [file] [log] [blame]
{
"DESIGN_NAME": "rift2Wrap",
"DESIGN_IS_CORE": 0,
"VERILOG_FILES": ["dir::../../caravel/verilog/rtl/defines.v", "dir::../../verilog/rtl/rift2Fake.v", "dir::../../verilog/rtl/Sky130BLFSR.v", "dir::../../verilog/rtl/Multiplier.v" , "dir::../../verilog/rtl/user_defines.v"],
"CLOCK_PERIOD": 50,
"CLOCK_PORT": "wb_clk_i",
"CLOCK_NET": "clock",
"FP_SIZING": "relative",
"FP_ASPECT_RATIO": 1.2,
"FP_PIN_ORDER_CFG": "dir::pin_order.cfg",
"PL_BASIC_PLACEMENT": 0,
"VDD_NETS": ["vccd1"],
"GND_NETS": ["vssd1"],
"DIODE_INSERTION_STRATEGY": 4,
"RUN_CVC": 1,
"pdk::sky130*": {
"FP_CORE_UTIL": 5,
"PL_TARGET_DENSITY": 0.10,
"RT_MAX_LAYER": "met4",
"SYNTH_MAX_FANOUT": 10,
"STD_CELL_LIBRARY": "sky130_fd_sc_hd",
"CELL_PAD": 3
},
"pdk::gf180mcuC": {
"STD_CELL_LIBRARY": "gf180mcu_fd_sc_mcu7t5v0",
"CLOCK_PERIOD": 24.0,
"FP_CORE_UTIL": 40,
"RT_MAX_LAYER": "Metal4",
"SYNTH_MAX_FANOUT": 4,
"PL_TARGET_DENSITY": 0.45
}
}