commit | d0aaeb4c9b651e26901def3a4b0a933a9b3e5ea1 | [log] [tgz] |
---|---|---|
author | Ang Li <angl@princeton.edu> | Fri May 20 09:56:10 2022 -0400 |
committer | Ang Li <angl@princeton.edu> | Fri May 20 09:56:10 2022 -0400 |
tree | d553e2c10257941e5087a52c2bec8baba61f160b | |
parent | 3b6e854aff581ca234555adcfcc330d31adc2c1c [diff] |
[RTL/GDS] Use mprj_io[37:36] for prog_clk and clk
This repository is a branch of the caravel_user_project repository, modified for the tapeout of a 512-LUT4 FPGA generated using PRGA.
A 512-LUT4 FPGA generated using PRGA (Princeton Reconfigurable Gate Array)
We used a three level hierarchical design: