| /root/soc_now/Makefile |
| /root/soc_now/docs/Makefile |
| /root/soc_now/docs/environment.yml |
| /root/soc_now/docs/source/conf.py |
| /root/soc_now/docs/source/index.rst |
| /root/soc_now/docs/source/quickstart.rst |
| /root/soc_now/openlane/user_proj_example/config.json |
| /root/soc_now/openlane/user_proj_example/config.tcl |
| /root/soc_now/openlane/user_project_wrapper/config.json |
| /root/soc_now/openlane/user_project_wrapper/config.tcl |
| /root/soc_now/verilog/dv/Makefile |
| /root/soc_now/verilog/dv/io_ports/Makefile |
| /root/soc_now/verilog/dv/io_ports/io_ports.c |
| /root/soc_now/verilog/dv/io_ports/io_ports_tb.v |
| /root/soc_now/verilog/dv/la_test1/Makefile |
| /root/soc_now/verilog/dv/la_test1/la_test1.c |
| /root/soc_now/verilog/dv/la_test1/la_test1_tb.v |
| /root/soc_now/verilog/dv/la_test2/Makefile |
| /root/soc_now/verilog/dv/la_test2/la_test2.c |
| /root/soc_now/verilog/dv/la_test2/la_test2_tb.v |
| /root/soc_now/verilog/dv/mprj_stimulus/Makefile |
| /root/soc_now/verilog/dv/mprj_stimulus/mprj_stimulus.c |
| /root/soc_now/verilog/dv/mprj_stimulus/mprj_stimulus_tb.v |
| /root/soc_now/verilog/dv/wb_port/Makefile |
| /root/soc_now/verilog/dv/wb_port/wb_port.c |
| /root/soc_now/verilog/dv/wb_port/wb_port_tb.v |
| /root/soc_now/verilog/includes/includes.gl+sdf.caravel_user_project |
| /root/soc_now/verilog/includes/includes.gl.caravel_user_project |
| /root/soc_now/verilog/includes/includes.rtl.caravel_user_project |
| /root/soc_now/verilog/rtl/Top.v |
| /root/soc_now/verilog/rtl/iccm_controller.v |
| /root/soc_now/verilog/rtl/prog_uart_top.v |
| /root/soc_now/verilog/rtl/programmer.v |
| /root/soc_now/verilog/rtl/sky130_sram_1kbyte_1rw1r_32x256_8.v |
| /root/soc_now/verilog/rtl/soc_now_caravel_top.v |
| /root/soc_now/verilog/rtl/uart_rx_prog.v |
| /root/soc_now/verilog/rtl/uprj_netlists.v |
| /root/soc_now/verilog/rtl/user_project_wrapper.v |