blob: afdc3e39fd1b097e41f944ca4050b5703c8165f7 [file] [log] [blame]
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/home/crab/windows/ASIC/ExperiarSoC/openlane/WishboneInterconnect,WishboneInterconnect,WishboneInterconnect,flow completed,0h3m32s0ms,0h1m32s0ms,7434.285714285714,0.35,3717.142857142857,3.34,1557.89,1301,0,0,0,0,0,0,0,26,0,0,-1,409733,20869,0.0,0.0,-1,0.0,0.0,0.0,0.0,-1,0.0,0.0,376916246.0,0.0,27.96,47.91,1.82,21.73,-1,1379,4395,398,3414,0,0,0,1354,9,0,10,17,50,0,0,830,350,365,8,718,4693,0,5411,40.0,25.0,25,AREA 0,5,50,1,153.6,153.18,0.055,0.3,sky130_fd_sc_hd,4,4