| ############################################################################### |
| # Created by write_sdc |
| # Fri Apr 29 22:57:05 2022 |
| ############################################################################### |
| current_design UART |
| ############################################################################### |
| # Timing Constraints |
| ############################################################################### |
| create_clock -name clk -period 10.0000 [get_ports {clk}] |
| set_clock_transition 0.1500 [get_clocks {clk}] |
| set_clock_uncertainty 0.2500 clk |
| set_propagated_clock [get_clocks {clk}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[0]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[10]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[11]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[12]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[13]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[14]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[15]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[16]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[17]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[18]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[19]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[1]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[20]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[21]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[22]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[23]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[2]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[3]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[4]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[5]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[6]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[7]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[8]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_address[9]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[0]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[10]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[11]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[12]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[13]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[14]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[15]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[16]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[17]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[18]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[19]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[1]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[20]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[21]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[22]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[23]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[24]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[25]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[26]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[27]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[28]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[29]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[2]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[30]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[31]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[3]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[4]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[5]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[6]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[7]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[8]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[9]}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_oe}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_we}] |
| set_input_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {rst}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_busy}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[10]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[11]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[12]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[13]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[14]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[15]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[16]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[17]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[18]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[19]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[20]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[21]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[22]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[23]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[24]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[25]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[26]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[27]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[28]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[29]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[30]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[31]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[3]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[4]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[5]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[6]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[7]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[8]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {peripheralBus_data[9]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_en[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_en[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_en[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_en[3]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_rx[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_rx[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_rx[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_rx[3]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_tx[0]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_tx[1]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_tx[2]}] |
| set_output_delay 2.0000 -clock [get_clocks {clk}] -add_delay [get_ports {uart_tx[3]}] |
| ############################################################################### |
| # Environment |
| ############################################################################### |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_busy}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[31]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[30]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[29]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[28]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[27]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[26]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[25]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[24]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[23]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[22]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[21]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[20]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[19]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[18]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[17]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[16]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[15]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[14]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[13]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[12]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[11]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[10]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[9]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[8]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[7]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[6]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[5]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[4]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[3]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[2]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[1]}] |
| set_load -pin_load 0.0334 [get_ports {peripheralBus_data[0]}] |
| set_load -pin_load 0.0334 [get_ports {uart_en[3]}] |
| set_load -pin_load 0.0334 [get_ports {uart_en[2]}] |
| set_load -pin_load 0.0334 [get_ports {uart_en[1]}] |
| set_load -pin_load 0.0334 [get_ports {uart_en[0]}] |
| set_load -pin_load 0.0334 [get_ports {uart_rx[3]}] |
| set_load -pin_load 0.0334 [get_ports {uart_rx[2]}] |
| set_load -pin_load 0.0334 [get_ports {uart_rx[1]}] |
| set_load -pin_load 0.0334 [get_ports {uart_rx[0]}] |
| set_load -pin_load 0.0334 [get_ports {uart_tx[3]}] |
| set_load -pin_load 0.0334 [get_ports {uart_tx[2]}] |
| set_load -pin_load 0.0334 [get_ports {uart_tx[1]}] |
| set_load -pin_load 0.0334 [get_ports {uart_tx[0]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {clk}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_oe}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_we}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {rst}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[23]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[22]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[21]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[20]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[19]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[18]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[17]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[16]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[15]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[14]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[13]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[12]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[11]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[10]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[9]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[8]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[7]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[6]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[5]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[4]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[3]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[2]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[1]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_address[0]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[31]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[30]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[29]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[28]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[27]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[26]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[25]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[24]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[23]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[22]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[21]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[20]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[19]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[18]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[17]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[16]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[15]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[14]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[13]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[12]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[11]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[10]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[9]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[8]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[7]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[6]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[5]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[4]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[3]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[2]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[1]}] |
| set_driving_cell -lib_cell sky130_fd_sc_hd__inv_2 -pin {Y} -input_transition_rise 0.0000 -input_transition_fall 0.0000 [get_ports {peripheralBus_data[0]}] |
| set_timing_derate -early 0.9500 |
| set_timing_derate -late 1.0500 |
| ############################################################################### |
| # Design Rules |
| ############################################################################### |
| set_max_fanout 5.0000 [current_design] |