| 2022-03-22 00:12:27 - [INFO] - {{EXTRACTING FILES}} Extracting compressed files in: /home/wisla/sky130_skel/Myschematics/Receptor/my_chip |
| 2022-03-22 00:12:27 - [INFO] - {{Project Type Info}} analog |
| 2022-03-22 00:12:27 - [INFO] - {{Project GDS Info}} user_analog_project_wrapper: 8ebdb52a108ac8fba614c1d69e24ab6cd9697fee |
| 2022-03-22 00:12:27 - [INFO] - {{Tools Info}} KLayout: v0.27.7 | Magic: v8.3.265 |
| 2022-03-22 00:12:27 - [INFO] - {{PDKs Info}} Open PDKs: 32cdb2097fd9a629c91e8ea33e1f6de08ab25946 | Skywater PDK: f70d8ca46961ff92719d8870a18a076370b85f6c |
| 2022-03-22 00:12:27 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/precheck_results/22_MAR_2022___00_12_27/logs' |
| 2022-03-22 00:12:27 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: [License, Makefile, Default, Documentation, Consistency, XOR, Magic DRC, Klayout FEOL, Klayout BEOL, Klayout Offgrid, Klayout Metal Minimum Clear Area Density, Klayout Pin Label Purposes Overlapping Drawing, Klayout ZeroArea] |
| 2022-03-22 00:12:27 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 13: License |
| 2022-03-22 00:12:29 - [INFO] - An approved LICENSE (Apache-2.0) was found in /home/wisla/sky130_skel/Myschematics/Receptor/my_chip. |
| 2022-03-22 00:12:29 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root. |
| 2022-03-22 00:12:30 - [INFO] - An approved LICENSE (Apache-2.0) was found in /home/wisla/sky130_skel/Myschematics/Receptor/my_chip. |
| 2022-03-22 00:12:31 - [INFO] - An approved LICENSE (Apache-2.0) was found in /home/wisla/sky130_skel/Myschematics/Receptor/my_chip. |
| 2022-03-22 00:12:31 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules |
| 2022-03-22 00:12:31 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 68 non-compliant file(s) with the SPDX Standard. |
| 2022-03-22 00:12:31 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/Makefile', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/Pos-Layout/sky130_fd_pr__res_xhigh_po_0p35_HDW2JU.ext', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/Pos-Layout/user_analog_project_wrapper.ext', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/Pos-Layout/user_analog_project_wrapper_empty.ext', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/docs/Makefile', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/docs/environment.yml', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/docs/source/conf.py', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/docs/source/index.rst', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/mag/.magicrc', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/mag/sky130_fd_pr__res_xhigh_po_0p35_HDW2JU.ext', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/mag/user_analog_project_wrapper.ext', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/mag/detV2.ext', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/mag/otaV5.ext', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/mag/user_analog_project_wrapper.sim', '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/netgen/run_lvs_por.sh'] |
| 2022-03-22 00:12:31 - [INFO] - For the full SPDX compliance report check: /home/wisla/sky130_skel/Myschematics/Receptor/my_chip/precheck_results/22_MAR_2022___00_12_27/logs/spdx_compliance_report.log |
| 2022-03-22 00:12:31 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 13: Makefile |
| 2022-03-22 00:12:31 - [INFO] - {{MAKEFILE CHECK PASSED}} Makefile valid. |
| 2022-03-22 00:12:31 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 13: Default |
| 2022-03-22 00:12:31 - [INFO] - {{README DEFAULT CHECK PASSED}} Project 'README.md' was modified and is not identical to the default 'README.md' |
| 2022-03-22 00:12:31 - [INFO] - {{CONTENT DEFAULT CHECK PASSED}} Project 'gds' was modified and is not identical to the default 'gds' |
| 2022-03-22 00:12:31 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 13: Documentation |
| 2022-03-22 00:12:31 - [INFO] - {{DOCUMENTATION CHECK PASSED}} Project documentation is appropriate. |
| 2022-03-22 00:12:31 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 13: Consistency |
| 2022-03-22 00:12:33 - [INFO] - HIERARCHY CHECK PASSED: Module user_analog_project_wrapper is instantiated in caravan. |
| 2022-03-22 00:12:33 - [INFO] - COMPLEXITY CHECK PASSED: Netlist caravan contains at least 8 instances (68 instances). |
| 2022-03-22 00:12:33 - [INFO] - MODELING CHECK PASSED: Netlist caravan is structural. |
| 2022-03-22 00:12:33 - [INFO] - SUBMODULE HOOKS CHECK PASSED: All module ports for user_analog_project_wrapper are correctly connected in the top level netlist caravan. |
| 2022-03-22 00:12:33 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} caravan netlist passed all consistency checks. |
| 2022-03-22 00:12:33 - [WARNING] - PORTS CHECK FAILED: user_analog_project_wrapper ports do not match the golden wrapper ports. Mismatching ports are : ['vssa1'] |
| 2022-03-22 00:12:33 - [INFO] - COMPLEXITY CHECK PASSED: Netlist user_analog_project_wrapper contains at least 1 instances (2 instances). |
| 2022-03-22 00:12:33 - [INFO] - MODELING CHECK PASSED: Netlist user_analog_project_wrapper is structural. |
| 2022-03-22 00:12:33 - [INFO] - LAYOUT CHECK PASSED: The GDS layout for user_analog_project_wrapper matches the provided structural netlist. |
| 2022-03-22 00:12:33 - [WARNING] - {{NETLIST CONSISTENCY CHECK FAILED}} user_analog_project_wrapper netlist failed 1 consistency check(s): ['PORTS']. |
| 2022-03-22 00:12:33 - [WARNING] - {{CONSISTENCY CHECK FAILED}} The user netlist and the top netlist are not valid. |
| 2022-03-22 00:12:33 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 13: XOR |
| 2022-03-22 00:12:36 - [INFO] - {{XOR CHECK UPDATE}} Total XOR differences: 0, for more details view /home/wisla/sky130_skel/Myschematics/Receptor/my_chip/precheck_results/22_MAR_2022___00_12_27/outputs/user_analog_project_wrapper.xor.gds |
| 2022-03-22 00:12:36 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations. |
| 2022-03-22 00:12:36 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 13: Magic DRC |
| 2022-03-22 00:12:36 - [INFO] - 0 DRC violations |
| 2022-03-22 00:12:36 - [INFO] - {{MAGIC DRC CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations. |
| 2022-03-22 00:12:36 - [INFO] - {{STEP UPDATE}} Executing Check 8 of 13: Klayout FEOL |
| 2022-03-22 00:12:39 - [INFO] - No DRC Violations found |
| 2022-03-22 00:12:39 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations. |
| 2022-03-22 00:12:39 - [INFO] - {{STEP UPDATE}} Executing Check 9 of 13: Klayout BEOL |
| 2022-03-22 00:12:43 - [INFO] - No DRC Violations found |
| 2022-03-22 00:12:43 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations. |
| 2022-03-22 00:12:43 - [INFO] - {{STEP UPDATE}} Executing Check 10 of 13: Klayout Offgrid |
| 2022-03-22 00:12:46 - [INFO] - No DRC Violations found |
| 2022-03-22 00:12:46 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations. |
| 2022-03-22 00:12:46 - [INFO] - {{STEP UPDATE}} Executing Check 11 of 13: Klayout Metal Minimum Clear Area Density |
| 2022-03-22 00:12:48 - [INFO] - No DRC Violations found |
| 2022-03-22 00:12:48 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations. |
| 2022-03-22 00:12:48 - [INFO] - {{STEP UPDATE}} Executing Check 12 of 13: Klayout Pin Label Purposes Overlapping Drawing |
| 2022-03-22 00:12:50 - [INFO] - No DRC Violations found |
| 2022-03-22 00:12:50 - [INFO] - {{Klayout Pin Label Purposes Overlapping Drawing CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations. |
| 2022-03-22 00:12:50 - [INFO] - {{STEP UPDATE}} Executing Check 13 of 13: Klayout ZeroArea |
| 2022-03-22 00:12:51 - [INFO] - No DRC Violations found |
| 2022-03-22 00:12:51 - [INFO] - {{Klayout ZeroArea CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations. |
| 2022-03-22 00:12:51 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in '/home/wisla/sky130_skel/Myschematics/Receptor/my_chip/precheck_results/22_MAR_2022___00_12_27/logs' |
| 2022-03-22 00:12:51 - [CRITICAL] - {{FAILURE}} 1 Check(s) Failed: ['Consistency'] !!! |