blob: 9ba35c0058bb0fb94cf0a47ca5efdac27792ba07 [file] [log] [blame]
/root/mixed_signal_circuits_v2/Makefile
/root/mixed_signal_circuits_v2/docs/Makefile
/root/mixed_signal_circuits_v2/docs/environment.yml
/root/mixed_signal_circuits_v2/docs/source/conf.py
/root/mixed_signal_circuits_v2/docs/source/index.rst
/root/mixed_signal_circuits_v2/netgen/run_lvs_por.sh
/root/mixed_signal_circuits_v2/netgen/run_lvs_wrapper_verilog.sh
/root/mixed_signal_circuits_v2/netgen/run_lvs_wrapper_xschem.sh
/root/mixed_signal_circuits_v2/verilog/dv/Makefile
/root/mixed_signal_circuits_v2/verilog/dv/mprj_por/Makefile
/root/mixed_signal_circuits_v2/verilog/dv/mprj_por/mprj_por.c
/root/mixed_signal_circuits_v2/verilog/dv/mprj_por/mprj_por_tb.v
/root/mixed_signal_circuits_v2/verilog/rtl/example_por.v
/root/mixed_signal_circuits_v2/verilog/rtl/uprj_analog_netlists.v
/root/mixed_signal_circuits_v2/verilog/rtl/user_analog_proj_example.v
/root/mixed_signal_circuits_v2/verilog/rtl/user_analog_project_wrapper.v
/root/mixed_signal_circuits_v2/xschem/.spiceinit
/root/mixed_signal_circuits_v2/xschem/1T1R_2x2.sch
/root/mixed_signal_circuits_v2/xschem/1T1R_2x2.sym
/root/mixed_signal_circuits_v2/xschem/FG_pfet.sch
/root/mixed_signal_circuits_v2/xschem/FG_pfet.sym
/root/mixed_signal_circuits_v2/xschem/analog_wrapper_tb.sch
/root/mixed_signal_circuits_v2/xschem/example_por.sch
/root/mixed_signal_circuits_v2/xschem/example_por.sym
/root/mixed_signal_circuits_v2/xschem/example_por_tb.sch
/root/mixed_signal_circuits_v2/xschem/example_por_tb.spice.orig
/root/mixed_signal_circuits_v2/xschem/reram.sym
/root/mixed_signal_circuits_v2/xschem/sky130_fd_pr_reram__reram_cell.va
/root/mixed_signal_circuits_v2/xschem/sky130_sc_ams__comparator_1.sch
/root/mixed_signal_circuits_v2/xschem/sky130_sc_ams__comparator_1.sym
/root/mixed_signal_circuits_v2/xschem/sky130_sc_ams__ota_1.sch
/root/mixed_signal_circuits_v2/xschem/sky130_sc_ams__ota_1.sym
/root/mixed_signal_circuits_v2/xschem/test.data
/root/mixed_signal_circuits_v2/xschem/user_analog_project_wrapper-example.sch
/root/mixed_signal_circuits_v2/xschem/user_analog_project_wrapper.sch
/root/mixed_signal_circuits_v2/xschem/user_analog_project_wrapper.sym
/root/mixed_signal_circuits_v2/xschem/xschemrc
/root/mixed_signal_circuits_v2/xschem/sky130/nfet_01v8.sym
/root/mixed_signal_circuits_v2/xschem/sky130/nfet_03v3_nvt.sym
/root/mixed_signal_circuits_v2/xschem/sky130/pfet_01v8.sym
/root/mixed_signal_circuits_v2/xschem/sky130_fd_pr/nfet_01v8.sym
/root/mixed_signal_circuits_v2/xschem/sky130_fd_pr/pfet_01v8.sym
/root/mixed_signal_circuits_v2/xschem/sky130_fd_pr/pfet_g5v0d10v5.sym
/root/mixed_signal_circuits_v2/xschem/sky130_fd_pr/res_xhigh_po.sym
/root/mixed_signal_circuits_v2/xschem/sky130_tests/top.sch