blob: fd86b73f2842ba9d702d599d825fd50f873b031d [file] [log] [blame]
2022-04-25 23:27:15 - [INFO] - {{Project Git Info}} Repository: https://gitlab.com/sshah389/mixed-signal_reram-mpw-5.git | Branch: main | Commit: 08a3fb07bf2214023d6fa2c3e9a28c007b2cfbde
2022-04-25 23:27:15 - [INFO] - {{EXTRACTING FILES}} Extracting compressed files in: mixed_signal_circuits_v2
2022-04-25 23:27:15 - [INFO] - {{Project Type Info}} analog
2022-04-25 23:27:15 - [INFO] - {{Project GDS Info}} user_analog_project_wrapper: 79fcb21aec6c93530dc96857ff2d97a278bc7ae8
2022-04-25 23:27:16 - [INFO] - {{Tools Info}} KLayout: v0.27.8 | Magic: v8.3.274
2022-04-25 23:27:16 - [INFO] - {{PDKs Info}} Open PDKs: 27ecf1c16911f7dd4428ffab96f62c1fb876ea70 | Skywater PDK: c094b6e83a4f9298e47f696ec5a7fd53535ec5eb
2022-04-25 23:27:16 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'mixed_signal_circuits_v2/jobs/mpw_precheck/b476c94c-e122-435c-bc96-fba244863436/logs'
2022-04-25 23:27:16 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: [License, Makefile, Default, Documentation, Consistency, XOR, Magic DRC, Klayout FEOL, Klayout BEOL, Klayout Offgrid, Klayout Metal Minimum Clear Area Density, Klayout Pin Label Purposes Overlapping Drawing, Klayout ZeroArea]
2022-04-25 23:27:16 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 13: License
2022-04-25 23:27:16 - [INFO] - An approved LICENSE (Apache-2.0) was found in mixed_signal_circuits_v2.
2022-04-25 23:27:16 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root.
2022-04-25 23:27:17 - [INFO] - An approved LICENSE (Apache-2.0) was found in mixed_signal_circuits_v2.
2022-04-25 23:27:17 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules
2022-04-25 23:27:17 - [ERROR] - SPDX COMPLIANCE SYMLINK FILE NOT FOUND in mixed_signal_circuits_v2/openlane/Makefile
2022-04-25 23:27:17 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 45 non-compliant file(s) with the SPDX Standard.
2022-04-25 23:27:17 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['mixed_signal_circuits_v2/Makefile', 'mixed_signal_circuits_v2/docs/Makefile', 'mixed_signal_circuits_v2/docs/environment.yml', 'mixed_signal_circuits_v2/docs/source/conf.py', 'mixed_signal_circuits_v2/docs/source/index.rst', 'mixed_signal_circuits_v2/netgen/run_lvs_por.sh', 'mixed_signal_circuits_v2/netgen/run_lvs_wrapper_verilog.sh', 'mixed_signal_circuits_v2/netgen/run_lvs_wrapper_xschem.sh', 'mixed_signal_circuits_v2/verilog/dv/Makefile', 'mixed_signal_circuits_v2/verilog/dv/mprj_por/Makefile', 'mixed_signal_circuits_v2/verilog/dv/mprj_por/mprj_por.c', 'mixed_signal_circuits_v2/verilog/dv/mprj_por/mprj_por_tb.v', 'mixed_signal_circuits_v2/verilog/rtl/example_por.v', 'mixed_signal_circuits_v2/verilog/rtl/uprj_analog_netlists.v', 'mixed_signal_circuits_v2/verilog/rtl/user_analog_proj_example.v']
2022-04-25 23:27:17 - [INFO] - For the full SPDX compliance report check: mixed_signal_circuits_v2/jobs/mpw_precheck/b476c94c-e122-435c-bc96-fba244863436/logs/spdx_compliance_report.log
2022-04-25 23:27:17 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 13: Makefile
2022-04-25 23:27:17 - [INFO] - {{MAKEFILE CHECK PASSED}} Makefile valid.
2022-04-25 23:27:17 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 13: Default
2022-04-25 23:27:17 - [INFO] - {{README DEFAULT CHECK PASSED}} Project 'README.md' was modified and is not identical to the default 'README.md'
2022-04-25 23:27:18 - [INFO] - {{CONTENT DEFAULT CHECK PASSED}} Project 'gds' was modified and is not identical to the default 'gds'
2022-04-25 23:27:18 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 13: Documentation
2022-04-25 23:27:18 - [INFO] - {{DOCUMENTATION CHECK PASSED}} Project documentation is appropriate.
2022-04-25 23:27:18 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 13: Consistency
2022-04-25 23:27:19 - [INFO] - HIERARCHY CHECK PASSED: Module user_analog_project_wrapper is instantiated in caravan.
2022-04-25 23:27:19 - [INFO] - COMPLEXITY CHECK PASSED: Netlist caravan contains at least 8 instances (68 instances).
2022-04-25 23:27:19 - [INFO] - MODELING CHECK PASSED: Netlist caravan is structural.
2022-04-25 23:27:19 - [INFO] - SUBMODULE HOOKS CHECK PASSED: All module ports for user_analog_project_wrapper are correctly connected in the top level netlist caravan.
2022-04-25 23:27:19 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} caravan netlist passed all consistency checks.
2022-04-25 23:27:19 - [INFO] - PORTS CHECK PASSED: Netlist user_analog_project_wrapper ports match the golden wrapper ports
2022-04-25 23:27:19 - [INFO] - COMPLEXITY CHECK PASSED: Netlist user_analog_project_wrapper contains at least 1 instances (4 instances).
2022-04-25 23:27:19 - [INFO] - MODELING CHECK PASSED: Netlist user_analog_project_wrapper is structural.
2022-04-25 23:27:19 - [INFO] - LAYOUT CHECK PASSED: The GDS layout for user_analog_project_wrapper matches the provided structural netlist.
2022-04-25 23:27:19 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} user_analog_project_wrapper netlist passed all consistency checks.
2022-04-25 23:27:19 - [INFO] - {{CONSISTENCY CHECK PASSED}} The user netlist and the top netlist are valid.
2022-04-25 23:27:19 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 13: XOR
2022-04-25 23:27:22 - [INFO] - {{XOR CHECK UPDATE}} Total XOR differences: 0, for more details view mixed_signal_circuits_v2/jobs/mpw_precheck/b476c94c-e122-435c-bc96-fba244863436/outputs/user_analog_project_wrapper.xor.gds
2022-04-25 23:27:22 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations.
2022-04-25 23:27:22 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 13: Magic DRC
2022-04-25 23:27:23 - [INFO] - 0 DRC violations
2022-04-25 23:27:23 - [INFO] - {{MAGIC DRC CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2022-04-25 23:27:23 - [INFO] - {{STEP UPDATE}} Executing Check 8 of 13: Klayout FEOL
2022-04-25 23:27:26 - [INFO] - No DRC Violations found
2022-04-25 23:27:26 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2022-04-25 23:27:26 - [INFO] - {{STEP UPDATE}} Executing Check 9 of 13: Klayout BEOL
2022-04-25 23:27:29 - [INFO] - No DRC Violations found
2022-04-25 23:27:29 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2022-04-25 23:27:29 - [INFO] - {{STEP UPDATE}} Executing Check 10 of 13: Klayout Offgrid
2022-04-25 23:27:31 - [INFO] - No DRC Violations found
2022-04-25 23:27:31 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2022-04-25 23:27:31 - [INFO] - {{STEP UPDATE}} Executing Check 11 of 13: Klayout Metal Minimum Clear Area Density
2022-04-25 23:27:33 - [INFO] - No DRC Violations found
2022-04-25 23:27:33 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2022-04-25 23:27:33 - [INFO] - {{STEP UPDATE}} Executing Check 12 of 13: Klayout Pin Label Purposes Overlapping Drawing
2022-04-25 23:27:34 - [INFO] - No DRC Violations found
2022-04-25 23:27:34 - [INFO] - {{Klayout Pin Label Purposes Overlapping Drawing CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2022-04-25 23:27:34 - [INFO] - {{STEP UPDATE}} Executing Check 13 of 13: Klayout ZeroArea
2022-04-25 23:27:35 - [INFO] - No DRC Violations found
2022-04-25 23:27:35 - [INFO] - {{Klayout ZeroArea CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2022-04-25 23:27:35 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'mixed_signal_circuits_v2/jobs/mpw_precheck/b476c94c-e122-435c-bc96-fba244863436/logs'
2022-04-25 23:27:35 - [INFO] - {{SUCCESS}} All Checks Passed !!!