blob: 98ba924eca7b1a784fe88afedb175cdf874d0b4f [file] [log] [blame]
{
"PDK" : "sky130A",
"STD_CELL_LIBRARY" : "sky130_fd_sc_hd",
"CARAVEL_ROOT" : "../../caravel",
"CLOCK_NET" : "wb_clk_i",
"CLOCK_PERIOD" : "10",
"CLOCK_PORT" : "wb_clk_i",
"DESIGN_IS_CORE" : "0",
"DESIGN_NAME" : "user_proj_example",
"DIE_AREA" : "0 0 1000 1000",
"DIODE_INSERTION_STRATEGY" : "4",
"FP_PIN_ORDER_CFG" : "pin_order.cfg",
"FP_SIZING" : "absolute",
"GLB_RT_MAXLAYER" : "5",
"GND_NETS" : "vssd1",
"PL_BASIC_PLACEMENT" : "1",
"PL_TARGET_DENSITY" : "0.30",
"RUN_CVC" : "1",
"VDD_NETS" : "vccd1",
"VERILOG_FILES" : ["../../caravel/verilog/rtl/defines.v", "../../verilog/rtl/user_proj_example.v", "../../verilog/rtl/wishbone_1mst_to_4slv.v", "../../verilog/rtl/prescaler.v", "../../verilog/rtl/simple_fifo.v", "../../verilog/rtl/nec_ir_receiver.v", "../../verilog/rtl/pseudorandom.v", "../../verilog/rtl/step_motor_controller.v", "../../verilog/rtl/string_led_controller.v", "../../verilog/rtl/generic_sram_1rw1r.v", "../../verilog/rtl/inferred_sram_1rw1r.v"]
}