blob: 2d74b4c5a6762157c528955046c8f0f9f371e458 [file] [log] [blame]
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/project/openlane/user_proj_example,user_proj_example,user_proj_example,flow_completed,7h2m54s,-1,7714.456391875747,8.37,4628.673835125448,4.76,3831.26,38742,0,0,0,0,0,0,0,52,0,0,-1,2278988,394175,0.0,0.0,-1,0.0,-1,0.0,0.0,-1,0.0,-1,1721603738.0,0.0,6.35,6.59,0.46,0.21,-1,28932,40339,1366,11520,0,0,0,34816,0,0,0,0,0,0,0,4,6506,6474,30,2262,117832,0,120094,24.390243902439025,41,40,AREA 0,5,60,1,153.6,153.18,0.25,0.0,sky130_fd_sc_hd,4,4