| 2022-09-09 09:33:59 - [INFO] - {{Project Git Info}} Repository: https://github.com/dineshannayya/riscduino_qcore.git | Branch: main | Commit: e28d1beedbc9bc7c80d18653cba1af155cddff53 |
| 2022-09-09 09:33:59 - [INFO] - {{EXTRACTING FILES}} Extracting compressed files in: riscduino-qcore_q2_ |
| 2022-09-09 09:34:05 - [INFO] - {{Project Type Info}} digital |
| 2022-09-09 09:34:05 - [INFO] - {{Project GDS Info}} user_project_wrapper: fb747ac07ec1fe93c0d1078e9e43e35b71d1164d |
| 2022-09-09 09:34:06 - [INFO] - {{Tools Info}} KLayout: v0.27.10 | Magic: v8.3.315 |
| 2022-09-09 09:34:06 - [INFO] - {{PDKs Info}} PDK: sky130B | Open PDKs: 05af1d05227419f0955cd98610351f4680575b95 | Skywater PDK: c094b6e83a4f9298e47f696ec5a7fd53535ec5eb |
| 2022-09-09 09:34:06 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'riscduino-qcore_q2_/jobs/mpw_precheck/5c3c5a15-3cb4-41e6-b725-2a6b32d6c9c3/logs' |
| 2022-09-09 09:34:06 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: [License, Makefile, Default, Documentation, Consistency, XOR, Magic DRC, Klayout FEOL, Klayout BEOL, Klayout Offgrid, Klayout Metal Minimum Clear Area Density, Klayout Pin Label Purposes Overlapping Drawing, Klayout ZeroArea] |
| 2022-09-09 09:34:06 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 13: License |
| 2022-09-09 09:34:06 - [INFO] - An approved LICENSE (Apache-2.0) was found in riscduino-qcore_q2_. |
| 2022-09-09 09:34:06 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root. |
| 2022-09-09 09:34:07 - [INFO] - An approved LICENSE (Apache-2.0) was found in riscduino-qcore_q2_. |
| 2022-09-09 09:34:07 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules |
| 2022-09-09 09:34:09 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-qcore_q2_/verilog/dv/common/bfm/usb_device/core/usb1d_ctrl.v): 'utf-8' codec can't decode byte 0x96 in position 5130: invalid start byte |
| 2022-09-09 09:34:09 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-qcore_q2_/verilog/dv/common/model/mt48lc8m8a2.v): 'utf-8' codec can't decode byte 0xa9 in position 1830: invalid start byte |
| 2022-09-09 09:34:10 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-qcore_q2_/verilog/dv/user_gpio/.user_timer_tb.v.swp): 'utf-8' codec can't decode byte 0xc1 in position 16: invalid start byte |
| 2022-09-09 09:34:10 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-qcore_q2_/verilog/dv/user_uart/.user_uart.c.un~): 'utf-8' codec can't decode byte 0x9f in position 3: invalid start byte |
| 2022-09-09 09:34:10 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 755 non-compliant file(s) with the SPDX Standard. |
| 2022-09-09 09:34:10 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['riscduino-qcore_q2_/Makefile', 'riscduino-qcore_q2_/run_regress', 'riscduino-qcore_q2_/gds/.magicrc', 'riscduino-qcore_q2_/hacks/patch/pdngen.patch', 'riscduino-qcore_q2_/hacks/patch/resizer.patch', 'riscduino-qcore_q2_/hacks/src/OpenROAD/PdnGen.tcl', 'riscduino-qcore_q2_/hacks/src/OpenROAD/Resizer.cc', 'riscduino-qcore_q2_/hacks/src/OpenSTA/network/ConcreteNetwork.cc', 'riscduino-qcore_q2_/hacks/src/OpenSTA/tcl/NetworkEdit.tcl', 'riscduino-qcore_q2_/hacks/src/OpenSTA/tcl/Sta.tcl', 'riscduino-qcore_q2_/hacks/src/openlane/io_place.py', 'riscduino-qcore_q2_/hacks/src/openlane/synth.tcl', 'riscduino-qcore_q2_/hacks/src/openlane/synth_top.tcl', 'riscduino-qcore_q2_/lib/sky130_sram_2kbyte_1rw1r_32x512_8_TT_1p8V_25C.lib', 'riscduino-qcore_q2_/openlane/Makefile'] |
| 2022-09-09 09:34:10 - [INFO] - For the full SPDX compliance report check: riscduino-qcore_q2_/jobs/mpw_precheck/5c3c5a15-3cb4-41e6-b725-2a6b32d6c9c3/logs/spdx_compliance_report.log |
| 2022-09-09 09:34:10 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 13: Makefile |
| 2022-09-09 09:34:10 - [INFO] - {{MAKEFILE CHECK PASSED}} Makefile valid. |
| 2022-09-09 09:34:10 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 13: Default |
| 2022-09-09 09:34:10 - [INFO] - {{README DEFAULT CHECK PASSED}} Project 'README.md' was modified and is not identical to the default 'README.md' |
| 2022-09-09 09:34:12 - [INFO] - {{CONTENT DEFAULT CHECK PASSED}} Project 'gds' was modified and is not identical to the default 'gds' |
| 2022-09-09 09:34:12 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 13: Documentation |
| 2022-09-09 09:34:12 - [INFO] - {{DOCUMENTATION CHECK PASSED}} Project documentation is appropriate. |
| 2022-09-09 09:34:12 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 13: Consistency |
| 2022-09-09 09:34:19 - [INFO] - HIERARCHY CHECK PASSED: Module user_project_wrapper is instantiated in caravel. |
| 2022-09-09 09:34:19 - [INFO] - COMPLEXITY CHECK PASSED: Netlist caravel contains at least 8 instances (90 instances). |
| 2022-09-09 09:34:19 - [INFO] - MODELING CHECK PASSED: Netlist caravel is structural. |
| 2022-09-09 09:34:19 - [INFO] - SUBMODULE HOOKS CHECK PASSED: All module ports for user_project_wrapper are correctly connected in the top level netlist caravel. |
| 2022-09-09 09:34:19 - [INFO] - POWER CONNECTIONS CHECK PASSED: All instances in caravel are connected to power |
| 2022-09-09 09:34:19 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} caravel netlist passed all consistency checks. |
| 2022-09-09 09:34:19 - [INFO] - PORTS CHECK PASSED: Netlist user_project_wrapper ports match the golden wrapper ports |
| 2022-09-09 09:34:19 - [INFO] - COMPLEXITY CHECK PASSED: Netlist user_project_wrapper contains at least 1 instances (15 instances). |
| 2022-09-09 09:34:19 - [INFO] - MODELING CHECK PASSED: Netlist user_project_wrapper is structural. |
| 2022-09-09 09:34:19 - [INFO] - LAYOUT CHECK PASSED: The GDS layout for user_project_wrapper matches the provided structural netlist. |
| 2022-09-09 09:34:19 - [INFO] - POWER CONNECTIONS CHECK PASSED: All instances in user_project_wrapper are connected to power |
| 2022-09-09 09:34:19 - [INFO] - PORT TYPES CHECK PASSED: Netlist user_project_wrapper port types match the golden wrapper port types. |
| 2022-09-09 09:34:19 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} user_project_wrapper netlist passed all consistency checks. |
| 2022-09-09 09:34:20 - [INFO] - {{CONSISTENCY CHECK PASSED}} The user netlist and the top netlist are valid. |
| 2022-09-09 09:34:20 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 13: XOR |
| 2022-09-09 09:37:44 - [INFO] - {{XOR CHECK UPDATE}} Total XOR differences: 0, for more details view riscduino-qcore_q2_/jobs/mpw_precheck/5c3c5a15-3cb4-41e6-b725-2a6b32d6c9c3/outputs/user_project_wrapper.xor.gds |
| 2022-09-09 09:37:44 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations. |
| 2022-09-09 09:37:44 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 13: Magic DRC |
| 2022-09-09 10:18:35 - [INFO] - 0 DRC violations |
| 2022-09-09 10:18:35 - [INFO] - {{MAGIC DRC CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2022-09-09 10:18:35 - [INFO] - {{STEP UPDATE}} Executing Check 8 of 13: Klayout FEOL |
| 2022-09-09 10:21:30 - [INFO] - No DRC Violations found |
| 2022-09-09 10:21:30 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2022-09-09 10:21:30 - [INFO] - {{STEP UPDATE}} Executing Check 9 of 13: Klayout BEOL |
| 2022-09-09 10:43:31 - [INFO] - No DRC Violations found |
| 2022-09-09 10:43:31 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2022-09-09 10:43:31 - [INFO] - {{STEP UPDATE}} Executing Check 10 of 13: Klayout Offgrid |
| 2022-09-09 10:47:44 - [INFO] - No DRC Violations found |
| 2022-09-09 10:47:44 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2022-09-09 10:47:44 - [INFO] - {{STEP UPDATE}} Executing Check 11 of 13: Klayout Metal Minimum Clear Area Density |
| 2022-09-09 10:49:28 - [INFO] - No DRC Violations found |
| 2022-09-09 10:49:28 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2022-09-09 10:49:28 - [INFO] - {{STEP UPDATE}} Executing Check 12 of 13: Klayout Pin Label Purposes Overlapping Drawing |
| 2022-09-09 10:50:05 - [INFO] - No DRC Violations found |
| 2022-09-09 10:50:05 - [INFO] - {{Klayout Pin Label Purposes Overlapping Drawing CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2022-09-09 10:50:05 - [INFO] - {{STEP UPDATE}} Executing Check 13 of 13: Klayout ZeroArea |
| 2022-09-09 10:50:25 - [INFO] - No DRC Violations found |
| 2022-09-09 10:50:25 - [INFO] - {{Klayout ZeroArea CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2022-09-09 10:50:25 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'riscduino-qcore_q2_/jobs/mpw_precheck/5c3c5a15-3cb4-41e6-b725-2a6b32d6c9c3/logs' |
| 2022-09-09 10:50:25 - [INFO] - {{SUCCESS}} All Checks Passed !!! |