blob: 1637886b2ea312b04428e9abaebbc5594d8ac6b0 [file] [log] [blame]
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/home/ali11-2000/FYP/mpw/UETRV-ECORE/openlane/Core,Core,Core,flow completed,0h21m34s0ms,0h17m20s0ms,86312.0,0.25,43156.0,47.69,1960.14,10789,0,0,0,0,0,0,0,7,0,0,-1,551468,97665,0.0,0.0,-1,0.0,0.0,0.0,0.0,-1,0.0,0.0,394249397.0,0.0,62.71,60.01,28.78,29.44,-1,7548,16298,523,9265,0,0,0,9070,207,15,204,351,1463,443,66,3528,1686,1718,38,350,3274,0,3624,50.0,20.0,20,AREA 0,5,50,1,153.6,153.18,0.5,0.3,sky130_fd_sc_hd,2,4