| commit | 32fc98212ea7a87506f8f56e94b394cd0a84238d | [log] [tgz] |
|---|---|---|
| author | yct000 <yahyacantugrul@gmail.com> | Fri Mar 18 15:06:45 2022 +0300 |
| committer | yct000 <yahyacantugrul@gmail.com> | Fri Mar 18 15:06:45 2022 +0300 |
| tree | f8bf6de9aab519be99f69d31c49fb83b19e9bb7c | |
| parent | c0709619815ce5f49b129b7df3327e88ae5635ef [diff] |
delete example files
This repo contains the RISC-V based K0 SoC that utilizes caravel chip user space. K0 is an silicon-proven SoC that has a RISC-V core (RV32-IM ISA) and AN UART module @ 115200 baudrate. The repo also contains all required files to run all RV32-IM ISA tests.
TBA
TBA
TBA
TBA
TBA
user_project_wrapper.user_project_wrapper at verilog/gl/user_project_wrapper.vuser_project_wrapper adheres to the same pin order specified at pin\_orderuser_project_wrapper adheres to the fixed wrapper configuration specified at fixed_wrapper_cfgsmpw-precheck