| commit | b51bed45e3f7bb4c3c55c3ff3edbbc01a7ee361a | [log] [tgz] |
|---|---|---|
| author | yct000 <yahyacantugrul@gmail.com> | Thu Mar 17 00:19:09 2022 +0300 |
| committer | yct000 <yahyacantugrul@gmail.com> | Thu Mar 17 00:19:09 2022 +0300 |
| tree | 52dcb6ea37f0db085eb6ed929dec215f12889178 | |
| parent | 26b5c1ec72b2032c7804cdf17303ac3c3e109e98 [diff] |
fix drc violations and add missing licences
This repo contains the RISC-V based K0 SoC that utilizes caravel chip user space. K0 is an silicon-proven SoC that has a RISC-V core (RV32-IM ISA) and AN UART module @ 115200 baudrate. The repo also contains all required files to run all RV32-IM ISA tests.
TBA
TBA
TBA
TBA
TBA
user_project_wrapper.user_project_wrapper at verilog/gl/user_project_wrapper.vuser_project_wrapper adheres to the same pin order specified at pin\_orderuser_project_wrapper adheres to the fixed wrapper configuration specified at fixed_wrapper_cfgsmpw-precheck