blob: 10eee6631efd0d679ed483bef3c4b4a6e844c586 [file] [log] [blame]
2022-03-20 13:26:35 - [INFO] - {{Project Git Info}} Repository: https://github.com/mattvenn/zero_to_asic_mpw4.git | Branch: mpw4 | Commit: c3c83c1f942f10d2d42ef799e3914c834bf7237c
2022-03-20 13:26:35 - [INFO] - {{EXTRACTING FILES}} Extracting compressed files in: zero_to_asic_mpw4-rerun
2022-03-20 13:26:36 - [INFO] - {{Project Type Info}} digital
2022-03-20 13:26:36 - [INFO] - {{Project GDS Info}} user_project_wrapper: 39ea67c3f7f322b5d3d26dd2b64703ba72be4db1
2022-03-20 13:26:36 - [INFO] - {{Tools Info}} KLayout: v0.27.8 | Magic: v8.3.274
2022-03-20 13:26:37 - [INFO] - {{PDKs Info}} Open PDKs: 27ecf1c16911f7dd4428ffab96f62c1fb876ea70 | Skywater PDK: c094b6e83a4f9298e47f696ec5a7fd53535ec5eb
2022-03-20 13:26:37 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'zero_to_asic_mpw4-rerun/jobs/mpw_precheck/691b3ac6-f5d4-42c3-a562-565c5613c929/logs'
2022-03-20 13:26:37 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: [License, Makefile, Default, Documentation, Consistency, XOR, Magic DRC, Klayout FEOL, Klayout BEOL, Klayout Offgrid, Klayout Metal Minimum Clear Area Density, Klayout Pin Label Purposes Overlapping Drawing, Klayout ZeroArea]
2022-03-20 13:26:37 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 13: License
2022-03-20 13:26:37 - [INFO] - An approved LICENSE (Apache-2.0) was found in zero_to_asic_mpw4-rerun.
2022-03-20 13:26:37 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root.
2022-03-20 13:26:38 - [INFO] - An approved LICENSE (Apache-2.0) was found in zero_to_asic_mpw4-rerun.
2022-03-20 13:26:38 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules
2022-03-20 13:26:38 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 28 non-compliant file(s) with the SPDX Standard.
2022-03-20 13:26:38 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['zero_to_asic_mpw4-rerun/Makefile', 'zero_to_asic_mpw4-rerun/docs/Makefile', 'zero_to_asic_mpw4-rerun/docs/environment.yml', 'zero_to_asic_mpw4-rerun/docs/source/conf.py', 'zero_to_asic_mpw4-rerun/docs/source/index.rst', 'zero_to_asic_mpw4-rerun/openlane/Makefile', 'zero_to_asic_mpw4-rerun/openlane/user_proj_example/config.tcl', 'zero_to_asic_mpw4-rerun/openlane/user_project_wrapper/config.tcl', 'zero_to_asic_mpw4-rerun/openlane/user_project_wrapper/obstruction.tcl', 'zero_to_asic_mpw4-rerun/verilog/dv/Makefile', 'zero_to_asic_mpw4-rerun/verilog/dv/io_ports/Makefile', 'zero_to_asic_mpw4-rerun/verilog/dv/io_ports/io_ports.c', 'zero_to_asic_mpw4-rerun/verilog/dv/io_ports/io_ports_tb.v', 'zero_to_asic_mpw4-rerun/verilog/dv/la_test1/Makefile', 'zero_to_asic_mpw4-rerun/verilog/dv/la_test1/la_test1.c']
2022-03-20 13:26:38 - [INFO] - For the full SPDX compliance report check: zero_to_asic_mpw4-rerun/jobs/mpw_precheck/691b3ac6-f5d4-42c3-a562-565c5613c929/logs/spdx_compliance_report.log
2022-03-20 13:26:38 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 13: Makefile
2022-03-20 13:26:38 - [INFO] - {{MAKEFILE CHECK PASSED}} Makefile valid.
2022-03-20 13:26:38 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 13: Default
2022-03-20 13:26:38 - [INFO] - {{README DEFAULT CHECK PASSED}} Project 'README.md' was modified and is not identical to the default 'README.md'
2022-03-20 13:26:39 - [INFO] - {{CONTENT DEFAULT CHECK PASSED}} Project 'gds' was modified and is not identical to the default 'gds'
2022-03-20 13:26:39 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 13: Documentation
2022-03-20 13:26:39 - [INFO] - {{DOCUMENTATION CHECK PASSED}} Project documentation is appropriate.
2022-03-20 13:26:39 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 13: Consistency
2022-03-20 13:26:45 - [INFO] - HIERARCHY CHECK PASSED: Module user_project_wrapper is instantiated in caravel.
2022-03-20 13:26:45 - [INFO] - COMPLEXITY CHECK PASSED: Netlist caravel contains at least 8 instances (90 instances).
2022-03-20 13:26:45 - [INFO] - MODELING CHECK PASSED: Netlist caravel is structural.
2022-03-20 13:26:45 - [INFO] - SUBMODULE HOOKS CHECK PASSED: All module ports for user_project_wrapper are correctly connected in the top level netlist caravel.
2022-03-20 13:26:45 - [INFO] - POWER CONNECTIONS CHECK PASSED: All instances in caravel are connected to power
2022-03-20 13:26:45 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} caravel netlist passed all consistency checks.
2022-03-20 13:26:45 - [INFO] - PORTS CHECK PASSED: Netlist user_project_wrapper ports match the golden wrapper ports
2022-03-20 13:26:45 - [INFO] - COMPLEXITY CHECK PASSED: Netlist user_project_wrapper contains at least 1 instances (13 instances).
2022-03-20 13:26:45 - [INFO] - MODELING CHECK PASSED: Netlist user_project_wrapper is structural.
2022-03-20 13:26:45 - [INFO] - LAYOUT CHECK PASSED: The GDS layout for user_project_wrapper matches the provided structural netlist.
2022-03-20 13:26:45 - [INFO] - POWER CONNECTIONS CHECK PASSED: All instances in user_project_wrapper are connected to power
2022-03-20 13:26:45 - [INFO] - PORT TYPES CHECK PASSED: Netlist user_project_wrapper port types match the golden wrapper port types.
2022-03-20 13:26:45 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} user_project_wrapper netlist passed all consistency checks.
2022-03-20 13:26:45 - [INFO] - {{CONSISTENCY CHECK PASSED}} The user netlist and the top netlist are valid.
2022-03-20 13:26:45 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 13: XOR
2022-03-20 13:28:05 - [INFO] - {{XOR CHECK UPDATE}} Total XOR differences: 0, for more details view zero_to_asic_mpw4-rerun/jobs/mpw_precheck/691b3ac6-f5d4-42c3-a562-565c5613c929/outputs/user_project_wrapper.xor.gds
2022-03-20 13:28:05 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations.
2022-03-20 13:28:05 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 13: Magic DRC
2022-03-20 13:40:15 - [INFO] - 0 DRC violations
2022-03-20 13:40:15 - [INFO] - {{MAGIC DRC CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-03-20 13:40:15 - [INFO] - {{STEP UPDATE}} Executing Check 8 of 13: Klayout FEOL
2022-03-20 13:41:29 - [INFO] - No DRC Violations found
2022-03-20 13:41:29 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-03-20 13:41:29 - [INFO] - {{STEP UPDATE}} Executing Check 9 of 13: Klayout BEOL
2022-03-20 13:52:38 - [INFO] - No DRC Violations found
2022-03-20 13:52:38 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-03-20 13:52:38 - [INFO] - {{STEP UPDATE}} Executing Check 10 of 13: Klayout Offgrid
2022-03-20 13:54:25 - [INFO] - No DRC Violations found
2022-03-20 13:54:25 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-03-20 13:54:25 - [INFO] - {{STEP UPDATE}} Executing Check 11 of 13: Klayout Metal Minimum Clear Area Density
2022-03-20 13:55:14 - [INFO] - No DRC Violations found
2022-03-20 13:55:14 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-03-20 13:55:14 - [INFO] - {{STEP UPDATE}} Executing Check 12 of 13: Klayout Pin Label Purposes Overlapping Drawing
2022-03-20 13:55:36 - [INFO] - No DRC Violations found
2022-03-20 13:55:36 - [INFO] - {{Klayout Pin Label Purposes Overlapping Drawing CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-03-20 13:55:36 - [INFO] - {{STEP UPDATE}} Executing Check 13 of 13: Klayout ZeroArea
2022-03-20 13:55:46 - [INFO] - No DRC Violations found
2022-03-20 13:55:46 - [INFO] - {{Klayout ZeroArea CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-03-20 13:55:46 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'zero_to_asic_mpw4-rerun/jobs/mpw_precheck/691b3ac6-f5d4-42c3-a562-565c5613c929/logs'
2022-03-20 13:55:46 - [INFO] - {{SUCCESS}} All Checks Passed !!!