blob: fc65b896c54f619e52d6c9372037d1f24a1d70df [file] [log] [blame]
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/project/openlane/wb_interconnect,wb_interconnect,wb_interconnect,flow_completed,0h9m20s,0h6m43s,7721.212121212122,0.33,3860.606060606061,3.83,629.7,1274,0,0,0,0,0,0,0,1,0,-1,-1,456121,23218,-8.07,-7.13,-5.21,-6.17,-5.92,-13.02,-490.77,-5.6,-930.57,-1208.8,387560668.0,2.62,41.09,10.03,23.08,0.03,-1,836,2735,173,2072,0,0,0,1154,0,0,0,0,0,0,0,4,435,506,7,94,4140,0,4234,62.814070351758794,15.92,10,AREA 0,4,50,1,100,100,0.5,0.0,sky130_fd_sc_hd,4,4