| /root/yifive_a2/Makefile |
| /root/yifive_a2/sta/Makefile |
| /root/yifive_a2/sta/run_sta |
| /root/yifive_a2/sta/scripts/or_write_verilog.tcl |
| /root/yifive_a2/sta/scripts/sta.tcl |
| /root/yifive_a2/sta/scripts/caravel_timing.tcl.1 |
| /root/yifive_a2/sta/scripts/caravel_timing.tcl |
| /root/yifive_a2/sta/sdc/caravel.sdc |
| /root/yifive_a2/verilog/dv/Makefile |
| /root/yifive_a2/verilog/dv/risc_boot/risc_boot.c |
| /root/yifive_a2/verilog/dv/risc_boot/risc_boot_tb.v |
| /root/yifive_a2/verilog/dv/risc_boot/Makefile |
| /root/yifive_a2/verilog/dv/risc_boot/user_uart.c |
| /root/yifive_a2/verilog/dv/risc_boot/run_iverilog |
| /root/yifive_a2/verilog/dv/vpi/system/system.c |
| /root/yifive_a2/verilog/dv/user_spi/Makefile |
| /root/yifive_a2/verilog/dv/user_spi/user_spi_tb.v |
| /root/yifive_a2/verilog/dv/user_spi/user_risc_boot.c |
| /root/yifive_a2/verilog/dv/user_spi/run_iverilog |
| /root/yifive_a2/verilog/dv/riscv_regress/user_risc_regress_tb.v |
| /root/yifive_a2/verilog/dv/riscv_regress/riscv_runtests.sv |
| /root/yifive_a2/verilog/dv/riscv_regress/Makefile |
| /root/yifive_a2/verilog/dv/riscv_regress/uprj_netlists.v |
| /root/yifive_a2/verilog/dv/la_test2/la_test2_tb.v |
| /root/yifive_a2/verilog/dv/la_test2/la_test2.c |
| /root/yifive_a2/verilog/dv/la_test2/Makefile |
| /root/yifive_a2/verilog/dv/agents/uart_agent.v |
| /root/yifive_a2/verilog/dv/user_i2cm/Makefile |
| /root/yifive_a2/verilog/dv/user_i2cm/user_i2cm_tb.v |
| /root/yifive_a2/verilog/dv/user_i2cm/user_uart.c |
| /root/yifive_a2/verilog/dv/user_i2cm/run_iverilog |
| /root/yifive_a2/verilog/dv/la_test1/la_test1.c |
| /root/yifive_a2/verilog/dv/la_test1/Makefile |
| /root/yifive_a2/verilog/dv/la_test1/la_test1_tb.v |
| /root/yifive_a2/verilog/dv/model/s25fl256s.sv |
| /root/yifive_a2/verilog/dv/model/i2c_slave_model.v |
| /root/yifive_a2/verilog/dv/user_mbist_test1/user_mbist_test1_tb.v |
| /root/yifive_a2/verilog/dv/user_mbist_test1/Makefile |
| /root/yifive_a2/verilog/dv/user_mbist_test1/run_iverilog |
| /root/yifive_a2/verilog/dv/user_risc_boot/user_risc_boot_tb.v |
| /root/yifive_a2/verilog/dv/user_risc_boot/Makefile |
| /root/yifive_a2/verilog/dv/user_risc_boot/user_uart.c |
| /root/yifive_a2/verilog/dv/user_risc_boot/user_risc_boot.c |
| /root/yifive_a2/verilog/dv/user_risc_boot/run_iverilog |
| /root/yifive_a2/verilog/dv/io_ports/Makefile |
| /root/yifive_a2/verilog/dv/io_ports/io_ports_tb.v |
| /root/yifive_a2/verilog/dv/io_ports/mgmt_core.sv |
| /root/yifive_a2/verilog/dv/io_ports/io_ports.c |
| /root/yifive_a2/verilog/dv/mprj_stimulus/Makefile |
| /root/yifive_a2/verilog/dv/mprj_stimulus/mprj_stimulus_tb.v |
| /root/yifive_a2/verilog/dv/mprj_stimulus/mprj_stimulus.c |
| /root/yifive_a2/verilog/dv/user_basic/user_basic_tb.v |
| /root/yifive_a2/verilog/dv/user_basic/Makefile |
| /root/yifive_a2/verilog/dv/user_risc_soft_boot/user_risc_soft_boot_tb.v |
| /root/yifive_a2/verilog/dv/user_risc_soft_boot/Makefile |
| /root/yifive_a2/verilog/dv/user_risc_soft_boot/user_risc_boot.c |
| /root/yifive_a2/verilog/dv/user_risc_soft_boot/run_iverilog |
| /root/yifive_a2/verilog/dv/wb_port/wb_port_tb.v |
| /root/yifive_a2/verilog/dv/wb_port/Makefile |
| /root/yifive_a2/verilog/dv/wb_port/run_verilog |
| /root/yifive_a2/verilog/dv/wb_port/wb_port.c |
| /root/yifive_a2/verilog/dv/user_uart/Makefile |
| /root/yifive_a2/verilog/dv/user_uart/user_uart_tb.v |
| /root/yifive_a2/verilog/dv/user_uart/user_uart.c |
| /root/yifive_a2/verilog/dv/user_uart/run_iverilog |
| /root/yifive_a2/verilog/rtl/uprj_netlists.v |
| /root/yifive_a2/verilog/rtl/user_proj_example.v |
| /root/yifive_a2/verilog/rtl/user_project_wrapper.v |
| /root/yifive_a2/verilog/rtl/uart_i2c_usb/src/uart_i2c_usb.sv |
| /root/yifive_a2/verilog/rtl/wb_interconnect/src/wb_interconnect.sv |
| /root/yifive_a2/verilog/rtl/wb_interconnect/src/wb_arb.sv |
| /root/yifive_a2/verilog/rtl/sram_macros/sky130_sram_2kbyte_1rw1r_32x512_8.v |
| /root/yifive_a2/verilog/rtl/wb_host/src/wb_host.sv |
| /root/yifive_a2/verilog/rtl/usb1_host/src/filelist.f |
| /root/yifive_a2/verilog/rtl/usb1_host/src/top/usb1_host.sv |
| /root/yifive_a2/verilog/rtl/usb1_host/src/phy/usb_transceiver.v |
| /root/yifive_a2/verilog/rtl/usb1_host/src/phy/usb_fs_phy.v |
| /root/yifive_a2/verilog/rtl/usb1_host/src/includes/usbh_host_defs.v |
| /root/yifive_a2/verilog/rtl/usb1_host/src/core/usbh_sie.sv |
| /root/yifive_a2/verilog/rtl/usb1_host/src/core/usbh_crc5.sv |
| /root/yifive_a2/verilog/rtl/usb1_host/src/core/usbh_core.sv |
| /root/yifive_a2/verilog/rtl/usb1_host/src/core/usbh_crc16.sv |
| /root/yifive_a2/verilog/rtl/usb1_host/src/core/usbh_fifo.sv |
| /root/yifive_a2/verilog/rtl/spi_master/synth/synth.tcl |
| /root/yifive_a2/verilog/rtl/spi_master/synth/Makefile |
| /root/yifive_a2/verilog/rtl/spi_master/src/spim_top.sv |
| /root/yifive_a2/verilog/rtl/spi_master/src/spim_tx.sv |
| /root/yifive_a2/verilog/rtl/spi_master/src/filelist.f |
| /root/yifive_a2/verilog/rtl/spi_master/src/spim_regs.sv |
| /root/yifive_a2/verilog/rtl/spi_master/src/spim_fifo.sv |
| /root/yifive_a2/verilog/rtl/spi_master/src/spim_clkgen.sv |
| /root/yifive_a2/verilog/rtl/spi_master/src/spim_rx.sv |
| /root/yifive_a2/verilog/rtl/spi_master/src/spim_ctrl.sv |
| /root/yifive_a2/verilog/rtl/spi_master/src/spim_if.sv |
| /root/yifive_a2/verilog/rtl/mbist/run_verilator |
| /root/yifive_a2/verilog/rtl/mbist/run_iverilog |
| /root/yifive_a2/verilog/rtl/mbist/include/mbist_def.svh |
| /root/yifive_a2/verilog/rtl/mbist/src/top/mbist_top2.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/top/mbist_top1.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/top/mbist_top.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/core/mbist_sti_sel.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/core/mbist_mem_wrapper.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/core/mbist_fsm.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/core/mbist_pat_sel.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/core/mbist_addr_gen.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/core/mbist_repair_addr.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/core/mbist_data_cmp.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/core/mbist_mux.sv |
| /root/yifive_a2/verilog/rtl/mbist/src/core/mbist_op_sel.sv |
| /root/yifive_a2/verilog/rtl/uart_i2c/src/uart_i2c_top.sv |
| /root/yifive_a2/verilog/rtl/uart/src/uart_cfg.sv |
| /root/yifive_a2/verilog/rtl/uart/src/uart_core.sv |
| /root/yifive_a2/verilog/rtl/uart/src/uart_txfsm.sv |
| /root/yifive_a2/verilog/rtl/uart/src/uart_rxfsm.sv |
| /root/yifive_a2/verilog/rtl/i2cm/src/includes/i2cm_defines.v |
| /root/yifive_a2/verilog/rtl/i2cm/src/core/i2cm_bit_ctrl.v |
| /root/yifive_a2/verilog/rtl/i2cm/src/core/i2cm_top.v |
| /root/yifive_a2/verilog/rtl/i2cm/src/core/i2cm_byte_ctrl.v |
| /root/yifive_a2/verilog/rtl/digital_core/run_modelsim |
| /root/yifive_a2/verilog/rtl/digital_core/filelist_rtl.f |
| /root/yifive_a2/verilog/rtl/digital_core/src/digital_core.sv |
| /root/yifive_a2/verilog/rtl/digital_core/src/glbl_cfg.sv |
| /root/yifive_a2/verilog/rtl/sdram_ctrl/src/run_modelsim |
| /root/yifive_a2/verilog/rtl/sdram_ctrl/src/filelist_rtl.f |
| /root/yifive_a2/verilog/rtl/sdram_ctrl/src/top/sdrc_top.v |
| /root/yifive_a2/verilog/rtl/sdram_ctrl/src/defs/sdrc_define.v |
| /root/yifive_a2/verilog/rtl/sdram_ctrl/src/core/sdrc_core.v |
| /root/yifive_a2/verilog/rtl/sdram_ctrl/src/core/sdrc_bank_fsm.v |
| /root/yifive_a2/verilog/rtl/sdram_ctrl/src/core/sdrc_req_gen.v |
| /root/yifive_a2/verilog/rtl/sdram_ctrl/src/core/sdrc_xfr_ctl.v |
| /root/yifive_a2/verilog/rtl/sdram_ctrl/src/core/sdrc_bank_ctl.v |
| /root/yifive_a2/verilog/rtl/sdram_ctrl/src/core/sdrc_bs_convert.v |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/Makefile |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/hello/Makefile |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/hello/hello.c |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_isa/Makefile |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_isa/riscv_test.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_isa/test_macros.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_isa/rv32_tests.inc |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/benchmarks/coremark/core_portme.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/benchmarks/coremark/Makefile |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/benchmarks/coremark/core_portme.c |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/benchmarks/dhrystone21/dhry_2.c |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/benchmarks/dhrystone21/Makefile |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/benchmarks/dhrystone21/dhry.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/benchmarks/dhrystone21/dhry_1.c |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/sc_test.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/riscv_macros.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/sc_print.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/crt.S |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/common.mk |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/link.ld |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/scr1_specific.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/crt_tcm.S |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/sc_print.c |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/riscv_csr_encoding.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/link_tcm.ld |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/csr.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/common/reloc.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/isr_sample/timer.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/isr_sample/Makefile |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/isr_sample/isr_sample.S |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_compliance/riscv_test_macros.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_compliance/compliance_io.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_compliance/Makefile |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_compliance/compliance_test.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_compliance/riscv_test.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_compliance/test_macros.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/sim/tests/riscv_compliance/aw_test_macros.h |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/synth/synth.tcl |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/synth/base.sdc |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/synth/run_synth |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/synth/sta.tcl |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/synth/Makefile |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/run_modemsim |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/wb_top.files |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core.files |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_tcm.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_top_axi.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_dp_memory.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_dmem_ahb.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_timer.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_intf.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_dmem_wb.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_mem_axi.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_dmem_router.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_imem_router.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_top_wb.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/top/scr1_top_ahb.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/includes/scr1_search_ms1.svh |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/includes/scr1_tdu.svh |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/includes/scr1_dm.svh |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/scr1_tapc_synchronizer.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/scr1_core_top.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/scr1_scu.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/scr1_clk_ctrl.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/scr1_tapc_shift_reg.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/scr1_dm.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/scr1_dmi.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_csr.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_lsu.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_div.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_ifu.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_tdu.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_tracelog.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_mul.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_exu.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_ipic.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_top.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_idu.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_ialu.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_mprf.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/primitives/scr1_cg.sv |
| /root/yifive_a2/verilog/rtl/syntacore/scr1/src/core/primitives/scr1_reset_cells.sv |
| /root/yifive_a2/verilog/rtl/clk_skew_adjust/synth/synth.tcl |
| /root/yifive_a2/verilog/rtl/clk_skew_adjust/synth/Makefile |
| /root/yifive_a2/verilog/rtl/clk_skew_adjust/src/clk_skew_adjust.v |
| /root/yifive_a2/verilog/rtl/clk_skew_adjust/src/clk_skew_adjust.gv |
| /root/yifive_a2/verilog/rtl/lib/pulse_gen_type1.sv |
| /root/yifive_a2/verilog/rtl/lib/async_fifo.sv |
| /root/yifive_a2/verilog/rtl/lib/ctech_cells.sv |
| /root/yifive_a2/verilog/rtl/lib/wb_interface.v |
| /root/yifive_a2/verilog/rtl/lib/reset_sync.sv |
| /root/yifive_a2/verilog/rtl/lib/ser_inf_32b.sv |
| /root/yifive_a2/verilog/rtl/lib/clk_buf.v |
| /root/yifive_a2/verilog/rtl/lib/pulse_gen_type2.sv |
| /root/yifive_a2/verilog/rtl/lib/ser_shift.sv |
| /root/yifive_a2/verilog/rtl/lib/registers.v |
| /root/yifive_a2/verilog/rtl/lib/sync_fifo.sv |
| /root/yifive_a2/verilog/rtl/lib/async_fifo_th.sv |
| /root/yifive_a2/verilog/rtl/lib/wb_stagging.sv |
| /root/yifive_a2/verilog/rtl/lib/double_sync_low.v |
| /root/yifive_a2/verilog/rtl/lib/async_wb.sv |
| /root/yifive_a2/verilog/rtl/lib/double_sync_high.v |
| /root/yifive_a2/verilog/rtl/lib/clk_ctl.v |
| /root/yifive_a2/gds/.magicrc |
| /root/yifive_a2/openlane/Makefile |
| /root/yifive_a2/openlane/uart_i2cm_usb/pdn.tcl |
| /root/yifive_a2/openlane/uart_i2cm_usb/base.sdc |
| /root/yifive_a2/openlane/uart_i2cm_usb/sta.tcl |
| /root/yifive_a2/openlane/uart_i2cm_usb/config.tcl |
| /root/yifive_a2/openlane/uart_i2cm_usb/interactive.tcl |
| /root/yifive_a2/openlane/wb_interconnect/pdn.tcl |
| /root/yifive_a2/openlane/wb_interconnect/base.sdc |
| /root/yifive_a2/openlane/wb_interconnect/sta.tcl |
| /root/yifive_a2/openlane/wb_interconnect/config.tcl |
| /root/yifive_a2/openlane/wb_host/base.sdc |
| /root/yifive_a2/openlane/wb_host/config.tcl |
| /root/yifive_a2/openlane/wb_host/interactive.tcl |
| /root/yifive_a2/openlane/clk_buf/config.tcl |
| /root/yifive_a2/openlane/spi_master/pdn.tcl |
| /root/yifive_a2/openlane/spi_master/base.sdc |
| /root/yifive_a2/openlane/spi_master/sta.tcl |
| /root/yifive_a2/openlane/spi_master/config.tcl |
| /root/yifive_a2/openlane/spi_master/interactive.tcl |
| /root/yifive_a2/openlane/mbist/base.sdc |
| /root/yifive_a2/openlane/mbist/sta.tcl |
| /root/yifive_a2/openlane/mbist/config.tcl |
| /root/yifive_a2/openlane/mbist/interactive.tcl |
| /root/yifive_a2/openlane/sdram/pdn.tcl |
| /root/yifive_a2/openlane/sdram/base.sdc |
| /root/yifive_a2/openlane/sdram/sta.tcl |
| /root/yifive_a2/openlane/sdram/config.tcl |
| /root/yifive_a2/openlane/syntacore/pdn.tcl |
| /root/yifive_a2/openlane/syntacore/base.sdc |
| /root/yifive_a2/openlane/syntacore/sta.tcl |
| /root/yifive_a2/openlane/syntacore/config.tcl |
| /root/yifive_a2/openlane/syntacore/interactive.tcl |
| /root/yifive_a2/openlane/clk_skew_adjust/config.tcl |
| /root/yifive_a2/openlane/user_project_wrapper/pdn.tcl |
| /root/yifive_a2/openlane/user_project_wrapper/base.sdc |
| /root/yifive_a2/openlane/user_project_wrapper/sta.tcl |
| /root/yifive_a2/openlane/user_project_wrapper/config.tcl |
| /root/yifive_a2/openlane/user_project_wrapper/mod.tcl |
| /root/yifive_a2/openlane/user_project_wrapper/interactive.tcl |
| /root/yifive_a2/lib/sky130_sram_2kbyte_1rw1r_32x512_8_TT_1p8V_25C.lib |
| /root/yifive_a2/spef/uart_i2c_usb_top.spef |
| /root/yifive_a2/spef/spim_top.spef |
| /root/yifive_a2/spef/user_project_wrapper.spef |
| /root/yifive_a2/spef/scr1_top_wb.spef |
| /root/yifive_a2/spef/wb_host.spef |
| /root/yifive_a2/spef/glbl_cfg.spef |
| /root/yifive_a2/spef/sdrc_top.spef |
| /root/yifive_a2/spef/wb_interconnect.spef |
| /root/yifive_a2/spef/mbist_top.spef |