blob: 71bbe4f1469d29f05b691a2601913452412db91b [file] [log] [blame]
2022-01-02 03:45:51 - [INFO] - {{Project Git Info}} Repository: https://github.com/dineshannayya/riscduino.git | Branch: master | Commit: 4c4f0c7644f9325f060c60350bcefd3d8544daa5
2022-01-02 03:45:51 - [INFO] - {{EXTRACTING GDS}} Extracting GDS files in: riscduino-r1
2022-01-02 03:45:57 - [INFO] - {{Project GDS Info}} user_project_wrapper: cd62957d60fff94446a475815db77f1d6a901601
2022-01-02 03:45:57 - [INFO] - {{Tools Info}} KLayout: v0.27.5 | Magic: v8.3.245
2022-01-02 03:45:57 - [INFO] - {{PDKs Info}} Open PDKs: 476f7428f7f686de51a5164c702629a9b9f2da46 | Skywater PDK: c094b6e83a4f9298e47f696ec5a7fd53535ec5eb
2022-01-02 03:45:57 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'riscduino-r1/jobs/mpw_precheck/7924feb3-2b2b-4b46-83a0-c85d6f032104/logs'
2022-01-02 03:45:57 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: License Makefile Default Documentation Consistency XOR Magic DRC Klayout FEOL Klayout BEOL Klayout Offgrid Klayout Metal Minimum Clear Area Density Klayout Pin Label Purposes Overlapping Drawing Klayout ZeroArea
2022-01-02 03:45:57 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 13: License
2022-01-02 03:45:58 - [INFO] - An approved LICENSE (Apache-2.0) was found in riscduino-r1.
2022-01-02 03:45:58 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root.
2022-01-02 03:45:59 - [INFO] - An approved LICENSE (Apache-2.0) was found in riscduino-r1.
2022-01-02 03:45:59 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/dv/model/mt48lc8m8a2.v): 'utf-8' codec can't decode byte 0xa9 in position 1830: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/dv/user_uart/.user_uart.c.un~): 'utf-8' codec can't decode byte 0x9f in position 3: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/sdram_ctrl/src/wb2sdrc/wb2sdrc.v): 'utf-8' codec can't decode byte 0x91 in position 5970: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/top/scr1_imem_wb.sv): 'utf-8' codec can't decode byte 0xa9 in position 4875: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/top/scr1_imem_ahb.sv): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_ahb.svh): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_ipic.svh): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_wb.svh): 'utf-8' codec can't decode byte 0xa9 in position 4377: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_tapc.svh): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_scu.svh): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_csr.svh): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_hdu.svh): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_arch_description.svh): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_arch_types.svh): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_riscv_isa_decoding.svh): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/includes/scr1_memif.svh): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/core/scr1_tapc.sv): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:45:59 - [ERROR] - SPDX COMPLIANCE FILE UNICODE DECODE EXCEPTION in (riscduino-r1/verilog/rtl/syntacore/scr1/src/core/pipeline/scr1_pipe_hdu.sv): 'utf-8' codec can't decode byte 0xa9 in position 120: invalid start byte
2022-01-02 03:46:01 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 308 non-compliant file(s) with the SPDX Standard.
2022-01-02 03:46:01 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['riscduino-r1/run_regress', 'riscduino-r1/Makefile', 'riscduino-r1/sta/base.sdc', 'riscduino-r1/sta/Makefile', 'riscduino-r1/sta/run_sta', 'riscduino-r1/sta/scripts/or_write_verilog.tcl', 'riscduino-r1/sta/scripts/sta.tcl', 'riscduino-r1/sta/scripts/caravel_timing.tcl', 'riscduino-r1/sta/sdc/caravel.sdc', 'riscduino-r1/verilog/dv/Makefile', 'riscduino-r1/verilog/dv/risc_boot/risc_boot.c', 'riscduino-r1/verilog/dv/risc_boot/risc_boot_tb.v', 'riscduino-r1/verilog/dv/risc_boot/Makefile', 'riscduino-r1/verilog/dv/risc_boot/user_uart.c', 'riscduino-r1/verilog/dv/risc_boot/run_iverilog']
2022-01-02 03:46:01 - [INFO] - For the full SPDX compliance report check: riscduino-r1/jobs/mpw_precheck/7924feb3-2b2b-4b46-83a0-c85d6f032104/logs/spdx_compliance_report.log
2022-01-02 03:46:01 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 13: Makefile
2022-01-02 03:46:01 - [INFO] - {{MAKEFILE CHECK PASSED}} Makefile valid.
2022-01-02 03:46:01 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 13: Default
2022-01-02 03:46:01 - [INFO] - {{README DEFAULT CHECK PASSED}} Project 'README.md' was modified and is not identical to the default 'README.md'
2022-01-02 03:46:04 - [INFO] - {{CONTENT DEFAULT CHECK PASSED}} Project 'gds' was modified and is not identical to the default 'gds'
2022-01-02 03:46:04 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 13: Documentation
2022-01-02 03:46:04 - [INFO] - {{DOCUMENTATION CHECK PASSED}} Project documentation is appropriate.
2022-01-02 03:46:04 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 13: Consistency
2022-01-02 03:46:04 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/verilog/rtl/__user_project_wrapper.v
2022-01-02 03:46:04 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/verilog/rtl/__user_project_wrapper.v
2022-01-02 03:46:04 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/verilog/rtl/defines.v
2022-01-02 03:46:04 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/verilog/rtl/defines.v
2022-01-02 03:46:11 - [INFO] - HIERARCHY CHECK PASSED: Module user_project_wrapper is instantiated in caravel.
2022-01-02 03:46:11 - [INFO] - COMPLEXITY CHECK PASSED: Netlist caravel contains at least 8 instances (90 instances).
2022-01-02 03:46:11 - [INFO] - MODELING CHECK PASSED: Netlist caravel is structural.
2022-01-02 03:46:11 - [INFO] - SUBMODULE HOOKS CHECK PASSED: All module ports for user_project_wrapper are correctly connected in the top level netlist caravel.
2022-01-02 03:46:11 - [INFO] - POWER CONNECTIONS CHECK PASSED: All instances in caravel are connected to power
2022-01-02 03:46:11 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} caravel netlist passed all consistency checks.
2022-01-02 03:46:11 - [INFO] - PORTS CHECK PASSED: Netlist user_project_wrapper ports match the golden wrapper ports
2022-01-02 03:46:11 - [INFO] - COMPLEXITY CHECK PASSED: Netlist user_project_wrapper contains at least 1 instances (13 instances).
2022-01-02 03:46:11 - [INFO] - MODELING CHECK PASSED: Netlist user_project_wrapper is structural.
2022-01-02 03:46:11 - [INFO] - LAYOUT CHECK PASSED: The GDS layout for user_project_wrapper matches the provided structural netlist.
2022-01-02 03:46:11 - [INFO] - POWER CONNECTIONS CHECK PASSED: All instances in user_project_wrapper are connected to power
2022-01-02 03:46:11 - [INFO] - PORT TYPES CHECK PASSED: Netlist user_project_wrapper port types match the golden wrapper port types.
2022-01-02 03:46:11 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} user_project_wrapper netlist passed all consistency checks.
2022-01-02 03:46:11 - [INFO] - {{CONSISTENCY CHECK PASSED}} The user netlist and the top netlist are valid.
2022-01-02 03:46:11 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 13: XOR
2022-01-02 03:46:11 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/gds/user_project_wrapper_empty.gds.gz
2022-01-02 03:46:11 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/e938b7dcf30360591aac7775251abd513bb8f72f/gds/user_project_wrapper_empty.gds.gz
2022-01-02 03:48:33 - [INFO] - {XOR CHECK UPDATE} Total XOR differences: 0, for more details view riscduino-r1/jobs/mpw_precheck/7924feb3-2b2b-4b46-83a0-c85d6f032104/outputs/user_project_wrapper.xor.gds
2022-01-02 03:48:33 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations.
2022-01-02 03:48:33 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 13: Magic DRC
2022-01-02 04:05:28 - [INFO] - 0 DRC violations
2022-01-02 04:05:28 - [INFO] - {{MAGIC DRC CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-01-02 04:05:28 - [INFO] - {{STEP UPDATE}} Executing Check 8 of 13: Klayout FEOL
2022-01-02 04:06:56 - [INFO] - No DRC Violations found
2022-01-02 04:06:56 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-01-02 04:06:56 - [INFO] - {{STEP UPDATE}} Executing Check 9 of 13: Klayout BEOL
2022-01-02 04:24:06 - [INFO] - No DRC Violations found
2022-01-02 04:24:06 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-01-02 04:24:06 - [INFO] - {{STEP UPDATE}} Executing Check 10 of 13: Klayout Offgrid
2022-01-02 04:27:09 - [INFO] - No DRC Violations found
2022-01-02 04:27:09 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-01-02 04:27:09 - [INFO] - {{STEP UPDATE}} Executing Check 11 of 13: Klayout Metal Minimum Clear Area Density
2022-01-02 04:28:27 - [INFO] - No DRC Violations found
2022-01-02 04:28:27 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-01-02 04:28:27 - [INFO] - {{STEP UPDATE}} Executing Check 12 of 13: Klayout Pin Label Purposes Overlapping Drawing
2022-01-02 04:29:00 - [INFO] - No DRC Violations found
2022-01-02 04:29:00 - [INFO] - {{Klayout Pin Label Purposes Overlapping Drawing CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-01-02 04:29:00 - [INFO] - {{STEP UPDATE}} Executing Check 13 of 13: Klayout ZeroArea
2022-01-02 04:29:12 - [INFO] - No DRC Violations found
2022-01-02 04:29:12 - [INFO] - {{Klayout ZeroArea CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
2022-01-02 04:29:12 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'riscduino-r1/jobs/mpw_precheck/7924feb3-2b2b-4b46-83a0-c85d6f032104/logs'
2022-01-02 04:29:12 - [INFO] - {{SUCCESS}} All Checks Passed !!!