| 2021-11-15 03:25:39 - [INFO] - {{Project Git Info}} Repository: https://github.com/manili/vsdbabysoc_mpw3.git | Branch: main | Commit: 1bbcd05c06f0c4e4cde406f461e3ffecb9366015 |
| 2021-11-15 03:25:39 - [INFO] - {{EXTRACTING GDS}} Extracting GDS files in: vsdbabysoc |
| 2021-11-15 03:25:40 - [INFO] - {{Project GDS Info}} user_project_wrapper: db22790fd606ce64073e9edb2c57744e2c3f4d21 |
| 2021-11-15 03:25:40 - [INFO] - {{Tools Info}} KLayout: v0.27.3 | Magic: v8.3.220 |
| 2021-11-15 03:25:40 - [INFO] - {{PDKs Info}} Open PDKs: 14db32aa8ba330e88632ff3ad2ff52f4f4dae1ad | Skywater PDK: c094b6e83a4f9298e47f696ec5a7fd53535ec5eb |
| 2021-11-15 03:25:40 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'vsdbabysoc/jobs/mpw_precheck/2eb005b6-e43e-419c-84ae-d5233cbc48c7/logs' |
| 2021-11-15 03:25:40 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: License Manifest Makefile Default Documentation Consistency XOR Magic DRC Klayout FEOL Klayout BEOL Klayout Offgrid Klayout Metal Minimum Clear Area Density Klayout Pin Label Purposes Overlapping Drawing Klayout ZeroArea |
| 2021-11-15 03:25:40 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 14: License |
| 2021-11-15 03:25:41 - [INFO] - An approved LICENSE (Apache-2.0) was found in vsdbabysoc. |
| 2021-11-15 03:25:41 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root. |
| 2021-11-15 03:25:42 - [INFO] - An approved LICENSE (Apache-2.0) was found in vsdbabysoc. |
| 2021-11-15 03:25:42 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules |
| 2021-11-15 03:25:42 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 26 non-compliant file(s) with the SPDX Standard. |
| 2021-11-15 03:25:42 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['vsdbabysoc/Makefile', 'vsdbabysoc/docs/environment.yml', 'vsdbabysoc/docs/Makefile', 'vsdbabysoc/docs/source/index.rst', 'vsdbabysoc/docs/source/conf.py', 'vsdbabysoc/verilog/dv/Makefile', 'vsdbabysoc/verilog/dv/io_ports/Makefile', 'vsdbabysoc/verilog/dv/io_ports/io_ports_tb.v', 'vsdbabysoc/verilog/dv/io_ports/io_ports.c', 'vsdbabysoc/verilog/rtl/avsddac.v', 'vsdbabysoc/verilog/rtl/rvmyth.v', 'vsdbabysoc/verilog/rtl/uprj_netlists.v', 'vsdbabysoc/verilog/rtl/user_proj_example.v', 'vsdbabysoc/verilog/rtl/user_project_wrapper.v', 'vsdbabysoc/verilog/rtl/clk_gate.v'] |
| 2021-11-15 03:25:42 - [INFO] - For the full SPDX compliance report check: vsdbabysoc/jobs/mpw_precheck/2eb005b6-e43e-419c-84ae-d5233cbc48c7/logs/spdx_compliance_report.log |
| 2021-11-15 03:25:42 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 14: Manifest |
| 2021-11-15 03:25:42 - [INFO] - Caravel version matches, for the full report check: vsdbabysoc/jobs/mpw_precheck/2eb005b6-e43e-419c-84ae-d5233cbc48c7/logs/manifest_check.log |
| 2021-11-15 03:25:42 - [INFO] - {{MANIFEST CHECKS PASSED}} Manifest Checks Passed. Caravel version matches. |
| 2021-11-15 03:25:42 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 14: Makefile |
| 2021-11-15 03:25:42 - [INFO] - {{MAKEFILE CHECK PASSED}} Makefile valid. |
| 2021-11-15 03:25:42 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 14: Default |
| 2021-11-15 03:25:42 - [INFO] - {{README DEFAULT CHECK PASSED}} Project 'README.md' was modified and is not identical to the default 'README.md' |
| 2021-11-15 03:25:43 - [INFO] - {{CONTENT DEFAULT CHECK PASSED}} Project 'gds' was modified and is not identical to the default 'gds' |
| 2021-11-15 03:25:43 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 14: Documentation |
| 2021-11-15 03:25:43 - [INFO] - {{DOCUMENTATION CHECK PASSED}} Project documentation is appropriate. |
| 2021-11-15 03:25:43 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 14: Consistency |
| 2021-11-15 03:25:43 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/ca9025570d8180598301d874117a63d372d4243c/verilog/rtl/__user_project_wrapper.v |
| 2021-11-15 03:25:43 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/ca9025570d8180598301d874117a63d372d4243c/verilog/rtl/__user_project_wrapper.v |
| 2021-11-15 03:25:43 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/ca9025570d8180598301d874117a63d372d4243c/verilog/rtl/defines.v |
| 2021-11-15 03:25:43 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/ca9025570d8180598301d874117a63d372d4243c/verilog/rtl/defines.v |
| 2021-11-15 03:25:48 - [INFO] - HIERARCHY CHECK PASSED: Module user_project_wrapper is instantiated in caravel. |
| 2021-11-15 03:25:48 - [INFO] - COMPLEXITY CHECK PASSED: Netlist caravel contains at least 8 instances (46 instances). |
| 2021-11-15 03:25:48 - [INFO] - MODELING CHECK PASSED: Netlist caravel is structural. |
| 2021-11-15 03:25:48 - [INFO] - SUBMODULE HOOKS CHECK PASSED: All module ports for user_project_wrapper are correctly connected in the top level netlist caravel. |
| 2021-11-15 03:25:48 - [INFO] - POWER CONNECTIONS CHECK PASSED: All instances in caravel are connected to power |
| 2021-11-15 03:25:48 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} caravel netlist passed all consistency checks. |
| 2021-11-15 03:25:48 - [INFO] - PORTS CHECK PASSED: Netlist user_project_wrapper ports match the golden wrapper ports |
| 2021-11-15 03:25:48 - [INFO] - COMPLEXITY CHECK PASSED: Netlist user_project_wrapper contains at least 1 instances (3 instances). |
| 2021-11-15 03:25:48 - [INFO] - MODELING CHECK PASSED: Netlist user_project_wrapper is structural. |
| 2021-11-15 03:25:48 - [INFO] - LAYOUT CHECK PASSED: The GDS layout for user_project_wrapper matches the provided structural netlist. |
| 2021-11-15 03:25:48 - [INFO] - POWER CONNECTIONS CHECK PASSED: All instances in user_project_wrapper are connected to power |
| 2021-11-15 03:25:48 - [INFO] - PORT TYPES CHECK PASSED: Netlist user_project_wrapper port types match the golden wrapper port types. |
| 2021-11-15 03:25:48 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} user_project_wrapper netlist passed all consistency checks. |
| 2021-11-15 03:25:48 - [INFO] - {{CONSISTENCY CHECK PASSED}} The user netlist and the top netlist are valid. |
| 2021-11-15 03:25:49 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 14: XOR |
| 2021-11-15 03:25:49 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/ca9025570d8180598301d874117a63d372d4243c/gds/user_project_wrapper_empty.gds.gz |
| 2021-11-15 03:25:49 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/ca9025570d8180598301d874117a63d372d4243c/gds/user_project_wrapper_empty.gds.gz |
| 2021-11-15 03:26:17 - [INFO] - {XOR CHECK UPDATE} Total XOR differences: 0, for more details view vsdbabysoc/jobs/mpw_precheck/2eb005b6-e43e-419c-84ae-d5233cbc48c7/outputs/user_project_wrapper.xor.gds |
| 2021-11-15 03:26:17 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations. |
| 2021-11-15 03:26:17 - [INFO] - {{STEP UPDATE}} Executing Check 8 of 14: Magic DRC |
| 2021-11-15 03:30:45 - [INFO] - 0 DRC violations |
| 2021-11-15 03:30:45 - [INFO] - {{MAGIC DRC CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2021-11-15 03:30:45 - [INFO] - {{STEP UPDATE}} Executing Check 9 of 14: Klayout FEOL |
| 2021-11-15 03:31:12 - [INFO] - No DRC Violations found |
| 2021-11-15 03:31:12 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2021-11-15 03:31:12 - [INFO] - {{STEP UPDATE}} Executing Check 10 of 14: Klayout BEOL |
| 2021-11-15 03:41:50 - [INFO] - No DRC Violations found |
| 2021-11-15 03:41:50 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2021-11-15 03:41:50 - [INFO] - {{STEP UPDATE}} Executing Check 11 of 14: Klayout Offgrid |
| 2021-11-15 03:42:40 - [INFO] - No DRC Violations found |
| 2021-11-15 03:42:40 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2021-11-15 03:42:40 - [INFO] - {{STEP UPDATE}} Executing Check 12 of 14: Klayout Metal Minimum Clear Area Density |
| 2021-11-15 03:42:57 - [INFO] - No DRC Violations found |
| 2021-11-15 03:42:57 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2021-11-15 03:42:57 - [INFO] - {{STEP UPDATE}} Executing Check 13 of 14: Klayout Pin Label Purposes Overlapping Drawing |
| 2021-11-15 03:43:07 - [INFO] - No DRC Violations found |
| 2021-11-15 03:43:07 - [INFO] - {{Klayout Pin Label Purposes Overlapping Drawing CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2021-11-15 03:43:07 - [INFO] - {{STEP UPDATE}} Executing Check 14 of 14: Klayout ZeroArea |
| 2021-11-15 03:43:12 - [INFO] - No DRC Violations found |
| 2021-11-15 03:43:12 - [INFO] - {{Klayout ZeroArea CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2021-11-15 03:43:12 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'vsdbabysoc/jobs/mpw_precheck/2eb005b6-e43e-419c-84ae-d5233cbc48c7/logs' |
| 2021-11-15 03:43:12 - [INFO] - {{SUCCESS}} All Checks Passed !!! |