blob: e23f58dc426ff49a24dbefeb76469fc935d63528 [file] [log] [blame]
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/project/openlane/custom_sram,custom_sram,custom_sram,flow_completed,2h4m53s,-1,57360.0,2.7,28680.0,34.93,3183.43,77436,0,0,0,0,0,0,0,120,0,0,-1,7133313,919848,-78.86,-170.37,-1,0.0,-1,-1118319.12,-2394975.75,-1,0.0,-1,5035813079.0,10.6,62.46,51.55,22.84,1.11,-1,17938,33922,520,16504,0,0,0,33866,0,0,0,0,0,0,0,4,16426,16384,9,1086,37605,0,38691,19.607843137254903,51,50,DELAY 2,5,50,1,153.6,153.18,0.35,0.0,sky130_fd_sc_hd,4,4