blob: 17c25111b40caf9fa07516d8f536f84a568a2888 [file] [log] [blame]
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +02001// SPDX-FileCopyrightText: 2020 Efabless Corporation
2//
3// Licensed under the Apache License, Version 2.0 (the "License");
4// you may not use this file except in compliance with the License.
5// You may obtain a copy of the License at
6//
7// http://www.apache.org/licenses/LICENSE-2.0
8//
9// Unless required by applicable law or agreed to in writing, software
10// distributed under the License is distributed on an "AS IS" BASIS,
11// WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
12// See the License for the specific language governing permissions and
13// limitations under the License.
14// SPDX-License-Identifier: Apache-2.0
15
16`default_nettype none
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +020017/*
18 *-------------------------------------------------------------
19 *
20 * user_project_wrapper
21 *
22 * This wrapper enumerates all of the pins available to the
23 * user for the user project.
24 *
25 * An example user project is provided in this wrapper. The
26 * example should be removed and replaced with the actual
27 * user project.
28 *
29 *-------------------------------------------------------------
30 */
31
32module user_project_wrapper #(
33 parameter BITS = 32
Tim Edwards694bfd32021-04-23 10:55:41 -040034) (
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +020035`ifdef USE_POWER_PINS
36 inout vdda1, // User area 1 3.3V supply
37 inout vdda2, // User area 2 3.3V supply
38 inout vssa1, // User area 1 analog ground
39 inout vssa2, // User area 2 analog ground
40 inout vccd1, // User area 1 1.8V supply
41 inout vccd2, // User area 2 1.8v supply
42 inout vssd1, // User area 1 digital ground
43 inout vssd2, // User area 2 digital ground
44`endif
45
46 // Wishbone Slave ports (WB MI A)
47 input wb_clk_i,
48 input wb_rst_i,
49 input wbs_stb_i,
50 input wbs_cyc_i,
51 input wbs_we_i,
52 input [3:0] wbs_sel_i,
53 input [31:0] wbs_dat_i,
54 input [31:0] wbs_adr_i,
55 output wbs_ack_o,
56 output [31:0] wbs_dat_o,
57
58 // Logic Analyzer Signals
59 input [127:0] la_data_in,
60 output [127:0] la_data_out,
61 input [127:0] la_oen,
62
63 // IOs
64 input [`MPRJ_IO_PADS-1:0] io_in,
65 output [`MPRJ_IO_PADS-1:0] io_out,
66 output [`MPRJ_IO_PADS-1:0] io_oeb,
67
68 // Analog (direct connection to GPIO pad---use with caution)
69 // Note that analog I/O is not available on the 7 lowest-numbered
70 // GPIO pads, and so the analog_io indexing is offset from the
manarabdelaty609ec982021-04-21 17:00:06 +020071 // GPIO indexing by 7 (also upper 2 GPIOs do not have analog_io).
Tim Edwardsf989c642021-04-15 20:48:24 -040072 inout [`MPRJ_IO_PADS-10:0] analog_io,
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +020073
74 // Independent clock (on independent integer divider)
Tim Edwards694bfd32021-04-23 10:55:41 -040075 input user_clock2,
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +020076
Tim Edwards694bfd32021-04-23 10:55:41 -040077 // User maskable interrupt signals
78 output [2:0] user_irq
79);
80
81/*--------------------------------------*/
82/* User project is instantiated here */
83/*--------------------------------------*/
84
85user_proj_example mprj (
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +020086 `ifdef USE_POWER_PINS
87 .vdda1(vdda1), // User area 1 3.3V power
88 .vdda2(vdda2), // User area 2 3.3V power
89 .vssa1(vssa1), // User area 1 analog ground
90 .vssa2(vssa2), // User area 2 analog ground
91 .vccd1(vccd1), // User area 1 1.8V power
92 .vccd2(vccd2), // User area 2 1.8V power
93 .vssd1(vssd1), // User area 1 digital ground
94 .vssd2(vssd2), // User area 2 digital ground
95 `endif
96
manarabdelaty609ec982021-04-21 17:00:06 +020097 .wb_clk_i(wb_clk_i),
98 .wb_rst_i(wb_rst_i),
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +020099
Tim Edwards694bfd32021-04-23 10:55:41 -0400100 // MGMT SoC Wishbone Slave
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +0200101
Tim Edwards694bfd32021-04-23 10:55:41 -0400102 .wbs_cyc_i(wbs_cyc_i),
103 .wbs_stb_i(wbs_stb_i),
104 .wbs_we_i(wbs_we_i),
105 .wbs_sel_i(wbs_sel_i),
106 .wbs_adr_i(wbs_adr_i),
107 .wbs_dat_i(wbs_dat_i),
108 .wbs_ack_o(wbs_ack_o),
109 .wbs_dat_o(wbs_dat_o),
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +0200110
Tim Edwards694bfd32021-04-23 10:55:41 -0400111 // Logic Analyzer
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +0200112
Tim Edwards694bfd32021-04-23 10:55:41 -0400113 .la_data_in(la_data_in),
114 .la_data_out(la_data_out),
115 .la_oen (la_oen),
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +0200116
Tim Edwards694bfd32021-04-23 10:55:41 -0400117 // IO Pads
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +0200118
manarabdelaty609ec982021-04-21 17:00:06 +0200119 .io_in (io_in),
120 .io_out(io_out),
Tim Edwards694bfd32021-04-23 10:55:41 -0400121 .io_oeb(io_oeb),
122
123 // IRQ
124 .irq(user_irq)
125);
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +0200126
127endmodule // user_project_wrapper
Tim Edwards694bfd32021-04-23 10:55:41 -0400128
Ahmed Ghazyd4ec2f02021-04-05 18:32:10 +0200129`default_nettype wire