blob: 55dfe47e042326af478369c2f6018a599d924658 [file] [log] [blame]
2021-10-28 16:44:23 - [INFO] - {{Project Git Info}} Repository: https://github.com/rohinthram/avsd_opamp_tapeout_mpw3.git | Branch: main | Commit: f8b3803bdef99640e16ae8d210954541b95726c9
2021-10-28 16:44:23 - [INFO] - {{EXTRACTING GDS}} Extracting GDS files in: two_stage_cmos_operational_amplifier
2021-10-28 16:44:23 - [INFO] - {{Project GDS Info}} user_analog_project_wrapper: 2668bc7e673d5f96c2b583f0c4b0d94322049a02
2021-10-28 16:44:23 - [INFO] - {{Tools Info}} KLayout: v0.27.3 | Magic: v8.3.220
2021-10-28 16:44:23 - [INFO] - {{PDKs Info}} Open PDKs: 6c05bc48dc88784f9d98b89d6791cdfd91526676 | Skywater PDK: c094b6e83a4f9298e47f696ec5a7fd53535ec5eb
2021-10-28 16:44:23 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'two_stage_cmos_operational_amplifier/jobs/mpw_precheck/09994692-ab27-481e-a49c-d2b17e84bbb4/logs'
2021-10-28 16:44:23 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: License Manifest Makefile Default Documentation Consistency XOR Magic DRC Klayout FEOL Klayout BEOL Klayout Offgrid Klayout Metal Minimum Clear Area Density Klayout Pin Label Purposes Overlapping Drawing Klayout ZeroArea
2021-10-28 16:44:23 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 14: License
2021-10-28 16:44:24 - [INFO] - An approved LICENSE (Apache-2.0) was found in two_stage_cmos_operational_amplifier.
2021-10-28 16:44:24 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root.
2021-10-28 16:44:25 - [INFO] - An approved LICENSE (Apache-2.0) was found in two_stage_cmos_operational_amplifier.
2021-10-28 16:44:25 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules
2021-10-28 16:44:25 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 48 non-compliant file(s) with the SPDX Standard.
2021-10-28 16:44:25 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['two_stage_cmos_operational_amplifier/Makefile', 'two_stage_cmos_operational_amplifier/docs/environment.yml', 'two_stage_cmos_operational_amplifier/docs/Makefile', 'two_stage_cmos_operational_amplifier/docs/source/index.rst', 'two_stage_cmos_operational_amplifier/docs/source/conf.py', 'two_stage_cmos_operational_amplifier/post_layout/post_layout_simulation/differential_gain.cir', 'two_stage_cmos_operational_amplifier/post_layout/post_layout_simulation/offset_voltage.cir', 'two_stage_cmos_operational_amplifier/post_layout/post_layout_simulation/transient.cir', 'two_stage_cmos_operational_amplifier/post_layout/post_layout_simulation/common_mode_gain.cir', 'two_stage_cmos_operational_amplifier/post_layout/post_layout_simulation/input_noise_spectrum.cir', 'two_stage_cmos_operational_amplifier/post_layout/post_layout_simulation/power_dissipation.cir', 'two_stage_cmos_operational_amplifier/post_layout/post_layout_simulation/slew_rate.cir', 'two_stage_cmos_operational_amplifier/post_layout/post_layout_simulation/circuit.cir', 'two_stage_cmos_operational_amplifier/verilog/dv/Makefile', 'two_stage_cmos_operational_amplifier/verilog/dv/mprj_por/mprj_por_tb.v']
2021-10-28 16:44:25 - [INFO] - For the full SPDX compliance report check: two_stage_cmos_operational_amplifier/jobs/mpw_precheck/09994692-ab27-481e-a49c-d2b17e84bbb4/logs/spdx_compliance_report.log
2021-10-28 16:44:25 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 14: Manifest
2021-10-28 16:44:25 - [INFO] - Caravel version matches, for the full report check: two_stage_cmos_operational_amplifier/jobs/mpw_precheck/09994692-ab27-481e-a49c-d2b17e84bbb4/logs/manifest_check.log
2021-10-28 16:44:25 - [INFO] - {{MANIFEST CHECKS PASSED}} Manifest Checks Passed. Caravel version matches.
2021-10-28 16:44:25 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 14: Makefile
2021-10-28 16:44:25 - [INFO] - {{MAKEFILE CHECK PASSED}} Makefile valid.
2021-10-28 16:44:25 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 14: Default
2021-10-28 16:44:25 - [INFO] - {{README DEFAULT CHECK PASSED}} Project 'README.md' was modified and is not identical to the default 'README.md'
2021-10-28 16:44:25 - [INFO] - {{CONTENT DEFAULT CHECK PASSED}} Project 'gds' was modified and is not identical to the default 'gds'
2021-10-28 16:44:25 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 14: Documentation
2021-10-28 16:44:25 - [INFO] - {{DOCUMENTATION CHECK PASSED}} Project documentation is appropriate.
2021-10-28 16:44:25 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 14: Consistency
2021-10-28 16:44:25 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/f80b2fea4aa53d68baec2160f6640b9e3b8d86e5/verilog/rtl/__user_analog_project_wrapper.v
2021-10-28 16:44:25 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/f80b2fea4aa53d68baec2160f6640b9e3b8d86e5/verilog/rtl/__user_analog_project_wrapper.v
2021-10-28 16:44:25 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/f80b2fea4aa53d68baec2160f6640b9e3b8d86e5/verilog/rtl/defines.v
2021-10-28 16:44:25 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/f80b2fea4aa53d68baec2160f6640b9e3b8d86e5/verilog/rtl/defines.v
2021-10-28 16:44:27 - [INFO] - HIERARCHY CHECK PASSED: Module user_analog_project_wrapper is instantiated in caravan.
2021-10-28 16:44:27 - [INFO] - COMPLEXITY CHECK PASSED: Netlist caravan contains at least 8 instances (39 instances).
2021-10-28 16:44:27 - [INFO] - MODELING CHECK PASSED: Netlist caravan is structural.
2021-10-28 16:44:27 - [INFO] - SUBMODULE HOOKS CHECK PASSED: All module ports for user_analog_project_wrapper are correctly connected in the top level netlist caravan.
2021-10-28 16:44:27 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} caravan netlist passed all consistency checks.
2021-10-28 16:44:27 - [INFO] - PORTS CHECK PASSED: Netlist user_analog_project_wrapper ports match the golden wrapper ports
2021-10-28 16:44:27 - [INFO] - COMPLEXITY CHECK PASSED: Netlist user_analog_project_wrapper contains at least 1 instances (3 instances).
2021-10-28 16:44:27 - [INFO] - MODELING CHECK PASSED: Netlist user_analog_project_wrapper is structural.
2021-10-28 16:44:27 - [INFO] - LAYOUT CHECK PASSED: The GDS layout for user_analog_project_wrapper matches the provided structural netlist.
2021-10-28 16:44:27 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} user_analog_project_wrapper netlist passed all consistency checks.
2021-10-28 16:44:27 - [INFO] - {{CONSISTENCY CHECK PASSED}} The user netlist and the top netlist are valid.
2021-10-28 16:44:27 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 14: XOR
2021-10-28 16:44:27 - [INFO] - Trying to get file https://raw.githubusercontent.com/efabless/caravel/f80b2fea4aa53d68baec2160f6640b9e3b8d86e5/gds/user_analog_project_wrapper_empty.gds.gz
2021-10-28 16:44:27 - [INFO] - Got file https://raw.githubusercontent.com/efabless/caravel/f80b2fea4aa53d68baec2160f6640b9e3b8d86e5/gds/user_analog_project_wrapper_empty.gds.gz
2021-10-28 16:44:30 - [INFO] - {XOR CHECK UPDATE} Total XOR differences: 0, for more details view two_stage_cmos_operational_amplifier/jobs/mpw_precheck/09994692-ab27-481e-a49c-d2b17e84bbb4/outputs/user_analog_project_wrapper.xor.gds
2021-10-28 16:44:30 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations.
2021-10-28 16:44:30 - [INFO] - {{STEP UPDATE}} Executing Check 8 of 14: Magic DRC
2021-10-28 16:44:31 - [INFO] - 0 DRC violations
2021-10-28 16:44:31 - [INFO] - {{MAGIC DRC CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-10-28 16:44:31 - [INFO] - {{STEP UPDATE}} Executing Check 9 of 14: Klayout FEOL
2021-10-28 16:44:33 - [INFO] - No DRC Violations found
2021-10-28 16:44:33 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-10-28 16:44:33 - [INFO] - {{STEP UPDATE}} Executing Check 10 of 14: Klayout BEOL
2021-10-28 16:44:37 - [INFO] - No DRC Violations found
2021-10-28 16:44:37 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-10-28 16:44:37 - [INFO] - {{STEP UPDATE}} Executing Check 11 of 14: Klayout Offgrid
2021-10-28 16:44:39 - [INFO] - No DRC Violations found
2021-10-28 16:44:39 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-10-28 16:44:39 - [INFO] - {{STEP UPDATE}} Executing Check 12 of 14: Klayout Metal Minimum Clear Area Density
2021-10-28 16:44:41 - [INFO] - No DRC Violations found
2021-10-28 16:44:41 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-10-28 16:44:41 - [INFO] - {{STEP UPDATE}} Executing Check 13 of 14: Klayout Pin Label Purposes Overlapping Drawing
2021-10-28 16:44:42 - [INFO] - No DRC Violations found
2021-10-28 16:44:42 - [INFO] - {{Klayout Pin Label Purposes Overlapping Drawing CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-10-28 16:44:42 - [INFO] - {{STEP UPDATE}} Executing Check 14 of 14: Klayout ZeroArea
2021-10-28 16:44:43 - [INFO] - No DRC Violations found
2021-10-28 16:44:43 - [INFO] - {{Klayout ZeroArea CHECK PASSED}} The GDS file, user_analog_project_wrapper.gds, has no DRC violations.
2021-10-28 16:44:43 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'two_stage_cmos_operational_amplifier/jobs/mpw_precheck/09994692-ab27-481e-a49c-d2b17e84bbb4/logs'
2021-10-28 16:44:43 - [INFO] - {{SUCCESS}} All Checks Passed !!!