commit | ebf94d6c47bc99a5aa3277d9c6ce626a600d31e0 | [log] [tgz] |
---|---|---|
author | hadirkhan10 <hadirkhan10@gmail.com> | Tue Dec 21 16:11:05 2021 -0800 |
committer | hadirkhan10 <hadirkhan10@gmail.com> | Tue Dec 21 16:11:05 2021 -0800 |
tree | c1e0a34827f8b7cc26aab9bccfa00101d86552fa | |
parent | d2e307963e56dbb570872b287eccb7404d264a0a [diff] |
added changes to use wishbone interface for providing csb for single sram 8 and made sure other tests pass
:exclamation: Important Note |
---|
This project contains a test chip for several OpenRAM memory configurations. The configurations have varying levels of verification. In particular, it has these sizes:
There are two test modes available. Each one inputs an packet that configures the read and write operations of a particular SRAM. The GPIO pin io_in[16] determines whether to use GPIO (1) or LA mode (0).
The test packet is a 112-bit value that has the follow signals and bit size:
During a read operation, the din bits are replaced with the data output bits so that they can be verified.
Note: The 64-bit memory leaves the middle 32-bits as a value of 0 and instead reads/writes the upper and lower 16-bits to reduce the number of packet bits.
In GPIO mode, the test packet is scanned in/out with the GPIO pins in 112 cycles. The GPIO pins used are as follows:
In LA mode, the test packet is directly written from the output of the 128-bit LA. The top bits of the LA register are used for the control signals during test:
Jesse Cirimeli-Low jcirimel@ucsc.edu Amogh Lonkar alonkar@ucsc.edu Matthew Guthaus mrg@ucsc.edu