blob: 46bed5eee4d9898e8a0090a88d0e7ead3a6c6578 [file] [log] [blame]
,design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/project/openlane/mbist,mbist_top,mbist,flow_completed,0h12m0s,0h11m13s,21200.0,0.08,10600.0,12.73,574.21,848,0,0,0,0,0,0,0,1,0,0,-1,86969,12589,-0.41,-1.17,0.0,-0.94,-3.96,-0.41,-7.68,0.0,-24.75,-75.83,40103722.0,0.0,21.41,22.61,9.77,1.7,-1,759,1844,198,1271,0,0,0,738,0,0,0,0,0,0,0,4,181,174,15,130,1005,0,1135,71.63323782234957,13.96,10,AREA 0,4,50,1,100,100,0.55,0.0,sky130_fd_sc_hd,4,4