commit | 96e520513d5e61109996a5f1ac9e189ed53af73d | [log] [tgz] |
---|---|---|
author | hamzashabbir517 <shabbirhamza517@gmail.com> | Wed Jun 16 18:26:49 2021 +0500 |
committer | hamzashabbir517 <shabbirhamza517@gmail.com> | Wed Jun 16 18:26:49 2021 +0500 |
tree | c166bafd8ac9c9f04d279edda6607a39108f2822 | |
parent | 5a678bc227dea4fe89a50d54d4243d62e39449c9 [diff] |
Update
This repository contains the brqrv eb1 Core design RTL. Brqrv Eb1 Is A Machine-Mode (M-Mode) Only, 32-Bit Cpu Small Core Which Supports Risc-V’s Integer (I), Compressed Instruction (C), Multiplication And Division (M), And Instruction-Fetch Fence, And Csr Extensions. The Core Contains A 4-Stage, Scalar, In-Order Pipeline
├── verlog # User verilog Directory │ ├── rtl # RTL │ ├── dv # Design Verification │ ├── gl # Gate Level Netlis
├── verlog # User verilog Directory │ ├── rtl # RTL | ├── Brqrv_EB1 # BrqRV_EB1 folder | ├── Brqrv_EB1.v # BrqRV_EB1 source file | ├── sky130_sram_1kbyte_1rw1r_32x256_8.v # 1KB sram
├── verlog # User verilog Directory │ ├── dv # Design Verification │ ├── BrqRV_EB1 # Design Test Directory │ ├── hex # Hex files folder │ ├── asm # Assmebly files folder
├── verlog # User verilog Directory │ ├── gl # Gate Level Netlis │ ├── BrqRV_EB1 # User Design Netlist
├── def # def Directory │ ├── BrqRV_EB1 # User Design def ├── lef # lef Directory │ ├── BrqRV_EB1 # User Design lef ├── gds # gds Directory │ ├── BrqRV_EB1 # User Design gds
Go to verilog/dv/BrqRV_EB1/ directory
Note: Dont forget to add 0x00000FFF instruction in the end of the uart.hex to stop the uart transmission if you are using your own codes.