Ahmed Ghazy | 7215439 | 2020-11-11 14:56:52 +0200 | [diff] [blame] | 1 | # User config |
| 2 | set script_dir [file dirname [file normalize [info script]]] |
| 3 | |
| 4 | set ::env(PDK) "sky130A" |
| 5 | set ::env(STD_CELL_LIBRARY) "sky130_fd_sc_hvl" |
| 6 | |
| 7 | |
| 8 | set ::env(DESIGN_NAME) caravel |
| 9 | |
| 10 | set verilog_root $script_dir/../../verilog/ |
| 11 | set lef_root $script_dir/../../lef/ |
| 12 | set gds_root $script_dir/../../gds/ |
| 13 | # Change if needed |
| 14 | set ::env(VERILOG_FILES) "\ |
| 15 | $verilog_root/rtl/caravel.v" |
| 16 | |
| 17 | set ::env(SYNTH_READ_BLACKBOX_LIB) 1 |
| 18 | |
| 19 | set ::env(VERILOG_FILES_BLACKBOX) "\ |
| 20 | $verilog_root/rtl/defines.v \ |
| 21 | $verilog_root/rtl/pads.v \ |
| 22 | $verilog_root/rtl/chip_io.v \ |
| 23 | $verilog_root/rtl/mgmt_core.v \ |
| 24 | $verilog_root/rtl/storage.v \ |
| 25 | $verilog_root/rtl/user_project_wrapper.v \ |
| 26 | $verilog_root/rtl/mgmt_protect.v \ |
| 27 | $verilog_root/rtl/gpio_control_block.v \ |
| 28 | $verilog_root/rtl/user_id_programming.v \ |
Ahmed Ghazy | 2aedcb1 | 2020-11-30 22:20:43 +0200 | [diff] [blame] | 29 | $verilog_root/rtl/simple_por.v\ |
| 30 | $verilog_root/rtl/sky130_fd_sc_hvl__lsbufhv2lv_1_wrapped.v \ |
| 31 | " |
Ahmed Ghazy | 7215439 | 2020-11-11 14:56:52 +0200 | [diff] [blame] | 32 | |
| 33 | set ::env(EXTRA_LEFS) "\ |
| 34 | $lef_root/chip_io.lef \ |
| 35 | $lef_root/mgmt_core.lef \ |
| 36 | $lef_root/storage.lef \ |
Ahmed Ghazy | 2aedcb1 | 2020-11-30 22:20:43 +0200 | [diff] [blame] | 37 | $lef_root/user_project_wrapper.obstructed.lef \ |
Ahmed Ghazy | 7215439 | 2020-11-11 14:56:52 +0200 | [diff] [blame] | 38 | $lef_root/mgmt_protect.lef \ |
| 39 | $lef_root/gpio_control_block.lef \ |
| 40 | $lef_root/user_id_programming.lef \ |
Ahmed Ghazy | 2aedcb1 | 2020-11-30 22:20:43 +0200 | [diff] [blame] | 41 | $lef_root/simple_por.lef\ |
| 42 | $lef_root/sky130_fd_sc_hvl__lsbufhv2lv_1_wrapped.lef\ |
| 43 | " |
Ahmed Ghazy | 7215439 | 2020-11-11 14:56:52 +0200 | [diff] [blame] | 44 | |
| 45 | set ::env(EXTRA_GDS_FILES) "\ |
| 46 | $gds_root/chip_io.gds \ |
| 47 | $gds_root/mgmt_core.gds \ |
| 48 | $gds_root/storage.gds \ |
Ahmed Ghazy | 2aedcb1 | 2020-11-30 22:20:43 +0200 | [diff] [blame] | 49 | $gds_root/user_project_wrapper_empty.gds \ |
Ahmed Ghazy | 7215439 | 2020-11-11 14:56:52 +0200 | [diff] [blame] | 50 | $gds_root/mgmt_protect.gds \ |
| 51 | $gds_root/gpio_control_block.gds \ |
| 52 | $gds_root/user_id_programming.gds \ |
Ahmed Ghazy | 2aedcb1 | 2020-11-30 22:20:43 +0200 | [diff] [blame] | 53 | $gds_root/simple_por.gds\ |
| 54 | $gds_root/sky130_fd_sc_hvl__lsbufhv2lv_1_wrapped.gds\ |
| 55 | " |
Ahmed Ghazy | 7215439 | 2020-11-11 14:56:52 +0200 | [diff] [blame] | 56 | |
| 57 | # # !!! |
| 58 | # if { [info exists ::env(LVS_RUN_DIR)] || [info exists ::env(CONNECTIVITY_RUN)] } { |
| 59 | # # if running to get a full floorplan, need the original pads due to |
| 60 | # # missing pins in the abstracted version |
| 61 | # set ::env(GPIO_PADS_LEF) [glob "$::env(PDK_ROOT)/$::env(PDK)/libs.ref/lef/s8iom0s8/*.lef"] |
| 62 | # } |
| 63 | |
| 64 | set ::env(SYNTH_TOP_LEVEL) 1 |
| 65 | set ::env(SYNTH_FLAT_TOP) 1 |
| 66 | set ::env(LEC_ENABLE) 0 |
| 67 | |
| 68 | set ::env(FP_SIZING) absolute |
Ahmed Ghazy | 475eb36 | 2020-11-25 04:04:13 +0200 | [diff] [blame] | 69 | |
| 70 | set fd [open "$script_dir/../chip_dimensions.txt" "r"] |
| 71 | set ::env(DIE_AREA) [read $fd] |
| 72 | close $fd |
| 73 | |
Ahmed Ghazy | 7215439 | 2020-11-11 14:56:52 +0200 | [diff] [blame] | 74 | |
| 75 | set ::env(CELL_PAD) 0 |
| 76 | set ::env(PL_OPENPHYSYN_OPTIMIZATIONS) 0 |
| 77 | |
| 78 | set ::env(DIODE_INSERTION_STRATEGY) 0 |
| 79 | |
| 80 | set ::env(GLB_RT_ALLOW_CONGESTION) 1 |
Ahmed Ghazy | 475eb36 | 2020-11-25 04:04:13 +0200 | [diff] [blame] | 81 | set ::env(GLB_RT_OVERFLOW_ITERS) 50 |
Ahmed Ghazy | 2aedcb1 | 2020-11-30 22:20:43 +0200 | [diff] [blame] | 82 | set ::env(GLB_RT_TILES) 30 |
| 83 | set ::env(GLB_RT_MAXLAYER) 5 |
Ahmed Ghazy | 7215439 | 2020-11-11 14:56:52 +0200 | [diff] [blame] | 84 | |
| 85 | set ::env(FILL_INSERTION) 0 |
| 86 | |
| 87 | # DON'T PUT CELLS ON THE TOP LEVEL |
| 88 | set ::env(LVS_INSERT_POWER_PINS) 0 |