blob: b6ae0522923f01ec749ba3a9178dc17a619d75a1 [file] [log] [blame]
,design,design_name,config,runtime,DIEAREA_mm^2,CellPer_mm^2,(Cell/mm^2)/Core_Util,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,suggested_clock_frequency,suggested_clock_period,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GLB_RT_ADJUSTMENT,STD_CELL_LIBRARY,CELL_PAD,DIODE_INSERTION_STRATEGY
0,/project/openlane/user_proj_example,user_proj_example,user_proj_example,0h17m6s,1.44,27175.0,54350.0,32,1781.29,39132,0,0,0,0,0,0,0,79,0,2443747,446185,0.0,0.0,0.0,-12.15,0.0,0.0,0.0,0.0,-4129.07,0.0,1899591493,0.0,41.71,34.59,0.9,-1,-1,38910,39498,5055,5643,0,0,0,39132,480,128,311,407,1569,365,141,14989,5305,5180,54,866,18268,83485,102619,33.333333333333336,30.0,30,2,5,50,1,153.6,153.18,0.32,0,sky130_fd_sc_hd,8,1