set script_dir [file dirname [file normalize [info script]]] | |
set ::env(DESIGN_NAME) user_project_wrapper | |
set ::env(FP_PIN_ORDER_CFG) $script_dir/pin_order.cfg | |
set ::env(VERILOG_FILES) "$script_dir/../../verilog/rtl/user_project_wrapper.v $script_dir/../../verilog/rtl/user_proj_example.v" | |
set ::env(CLOCK_PORT) "user_clock2" | |
set ::env(CLOCK_NET) "mprj.clk" | |
set ::env(CLOCK_PERIOD) "10" | |
set ::env(FP_SIZING) absolute | |
set ::env(DIE_AREA) "0 0 2700 2700" | |
set ::env(PL_TARGET_DENSITY) 0.001 | |