| FULL RUN LOG: |
| Uncompressing the gds files |
| Step 0 done without fatal errors. |
| Executing Step 1 of 4: Checking License files. |
| {{LICENSE COMPLIANCE PASSED}} Apache-2.0 LICENSE file was found in project root |
| No third party libraries found. |
| Step 1 done without fatal errors. |
| {{SPDX COMPLIANCE WARNING}} Found 2256 non-compliant files with the SPDX Standard. Check full log for more information |
| SPDX COMPLIANCE: NON-COMPLIANT FILES PREVIEW: ['/home/hadirkhan10/Desktop/ibtida-soc/.travis.yml', '/home/hadirkhan10/Desktop/ibtida-soc/Makefile', '/home/hadirkhan10/Desktop/ibtida-soc/Ibtida_top_dffram_cv.v', '/home/hadirkhan10/Desktop/ibtida-soc/mpw-one-a.md', '/home/hadirkhan10/Desktop/ibtida-soc/info.yaml', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/.gitignore', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/Makefile', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/chip_dimensions.txt', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/README.md', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/user_id_programming/config.tcl', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/sky130_fd_sc_hvl__lsbufhv2lv_1_wrapped/config.tcl', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/gpio_control_block/config.tcl', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/user_project_wrapper_empty/pdn.tcl', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/user_project_wrapper_empty/interactive.tcl', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/user_project_wrapper_empty/config.tcl', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/user_project_wrapper_empty/gen_pdn.tcl', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/ibtida_dffram_synthesized_no_corering/pdn.tcl', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/ibtida_dffram_synthesized_no_corering/interactive.tcl.orig', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/ibtida_dffram_synthesized_no_corering/ibtida_flow.tcl', '/home/hadirkhan10/Desktop/ibtida-soc/openlane/ibtida_dffram_synthesized_no_corering/config.tcl'] |
| Executing Step 2 of 4: Checking YAML description. |
| YAML file valid! |
| Step 2 done without fatal errors. |
| Executing Step 3 of 4: Executing Fuzzy Consistency Checks. |
| Documentation Checks Passed. |
| Makefile Checks Passed. |
| instance caravel found |
| instance user_project_wrapper found |
| Design is complex and contains: 47 modules |
| Design is complex and contains: 2 modules |
| verilog Consistency Checks Passed. |
| Pins check passed |
| Basic Hierarchy Checks Passed. |
| Running Magic Extractions From GDS... |
| user wrapper cell names differences: |
| [] |
| user wrapper cell type differences: |
| [] |
| toplevel cell names differences: |
| [] |
| toplevel cell type differences: |
| [] |
| GDS Hierarchy Check Passed |
| GDS Checks Passed |
| Fuzzy Consistency Checks Passed! |
| Step 3 done without fatal errors. |
| Executing Step 4 of 4: Checking DRC Violations. |
| Running DRC Checks... |
| Violation Message "Metal4 > 3um spacing to unrelated m4 < 0.4um (met4.5b) "found 15 Times. |
| Violation Message "Metal3 > 3um spacing to unrelated m3 < 0.4um (met3.3d) "found 12 Times. |
| Violation Message "Can't overlap those layers "found 7 Times. |
| Violation Message "Min area of metal2 holes > 0.14um^2 (met2.7) "found 22 Times. |
| Violation Message "Metal3 spacing < 0.3um (met3.2) "found 52 Times. |
| Violation Message "Metal3 width < 0.3um (met3.1) "found 3 Times. |
| Violation Message "Metal5 spacing < 1.6um (met5.2) "found 1934 Times. |
| Violation Message "Metal2 > 3um spacing to unrelated m2 < 0.28um (met2.3b) "found 26 Times. |
| Violation Message "Metal1 > 3um spacing to unrelated m1 < 0.28um (met1.3b) "found 21 Times. |
| DRC Checks on MAG Failed, Reason: Total # of DRC violations is 2092 |
| TEST FAILED AT STEP 4 |