| // SPDX-FileCopyrightText: 2020 Muhammad Hadir Khan |
| // |
| // Licensed under the Apache License, Version 2.0 (the "License"); |
| // you may not use this file except in compliance with the License. |
| // You may obtain a copy of the License at |
| // |
| // http://www.apache.org/licenses/LICENSE-2.0 |
| // |
| // Unless required by applicable law or agreed to in writing, software |
| // distributed under the License is distributed on an "AS IS" BASIS, |
| // WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| // See the License for the specific language governing permissions and |
| // limitations under the License. |
| // SPDX-License-Identifier: Apache-2.0 |
| package primitives |
| import chisel3._ |
| |
| /** |
| * The SubRegExt module expects the peripheral and it's external logic to maintain the state inside the register |
| * It simply passes the values received from the software to the peripheral logic outside for writes |
| * Similarly it passes the value form the peripheral logic to the software for reads |
| */ |
| class SubRegExt(DW: Int = 32) extends Module { |
| val io = IO(new Bundle { |
| val re = Input(Bool()) |
| val we = Input(Bool()) |
| val wd = Input(UInt(DW.W)) |
| val d = Input(UInt(DW.W)) |
| |
| val qe = Output(Bool()) |
| val qre = Output(Bool()) |
| val q = Output(UInt(DW.W)) |
| val qs = Output(UInt(DW.W)) |
| }) |
| |
| io.qs := io.d |
| io.q := io.wd |
| io.qe := io.we |
| io.qre := io.re |
| } |