final gds oasis
diff --git a/gds/tiny_user_project.gds b/gds/tiny_user_project.gds
deleted file mode 100644
index 83b4b72..0000000
--- a/gds/tiny_user_project.gds
+++ /dev/null
Binary files differ
diff --git a/gds/tiny_user_project.gds.gz b/gds/tiny_user_project.gds.gz
new file mode 100644
index 0000000..fc30cd0
--- /dev/null
+++ b/gds/tiny_user_project.gds.gz
Binary files differ
diff --git a/gds/user_project_wrapper.gds b/gds/user_project_wrapper.gds
deleted file mode 100644
index 36fc9cf..0000000
--- a/gds/user_project_wrapper.gds
+++ /dev/null
Binary files differ
diff --git a/gds/user_project_wrapper.gds.gz b/gds/user_project_wrapper.gds.gz
new file mode 100644
index 0000000..8bbbd61
--- /dev/null
+++ b/gds/user_project_wrapper.gds.gz
Binary files differ
diff --git a/mpw_precheck/logs/gds.info b/mpw_precheck/logs/gds.info
new file mode 100644
index 0000000..e399513
--- /dev/null
+++ b/mpw_precheck/logs/gds.info
@@ -0,0 +1 @@
+user_project_wrapper.gds: 208660828f647fcd16fd0933560f7825b4626344
\ No newline at end of file
diff --git a/mpw_precheck/logs/git.info b/mpw_precheck/logs/git.info
new file mode 100644
index 0000000..ac22520
--- /dev/null
+++ b/mpw_precheck/logs/git.info
@@ -0,0 +1,3 @@
+Repository: https://github.com/proppy/tiny_user_project_inverter.git
+Branch: main
+Commit: ea4b0971c66d762bc141a98a3775a0a73bd7e577
diff --git a/mpw_precheck/logs/klayout_beol_check.log b/mpw_precheck/logs/klayout_beol_check.log
new file mode 100644
index 0000000..09c622d
--- /dev/null
+++ b/mpw_precheck/logs/klayout_beol_check.log
@@ -0,0 +1,311 @@
+2022-12-03 14:04:05 +0000: Memory Usage (542984K) : Starting running GF180MCU Klayout DRC runset on /root/tiny_user_project_inverter/gds/user_project_wrapper.gds
+2022-12-03 14:04:05 +0000: Memory Usage (561960K) : Loading database to memory is complete.
+2022-12-03 14:04:05 +0000: Memory Usage (561960K) : GF180MCU Klayout DRC runset output at: /mnt/uffs/user/u6549_proppy/design/tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/outputs/reports/klayout_beol_check.xml
+2022-12-03 14:04:05 +0000: Memory Usage (561960K) : Number of threads to use 16
+2022-12-03 14:04:05 +0000: Memory Usage (561960K) : flat mode is enabled.
+2022-12-03 14:04:05 +0000: Memory Usage (561960K) : Read in polygons from layers.
+2022-12-03 14:04:06 +0000: Memory Usage (561960K) : Starting deriving base layers.
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : Evaluate switches.
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : FEOL is disabled.
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : BEOL is enabled.
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : connectivity rules are enabled.
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : METAL_TOP Selected is 9K
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : METAL_STACK Selected is 5LM
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : Wedge enabled true
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : Ball enabled true
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : Gold enabled true
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : MIM Option selected B
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : Offgrid enabled false
+2022-12-03 14:04:15 +0000: Memory Usage (842216K) : Construct connectivity for the design.
+2022-12-03 14:04:18 +0000: Memory Usage (842216K) : Connectivity rules enabled, Netlist object will be generated.
+2022-12-03 14:04:33 +0000: Memory Usage (961108K) : Total area of the design is 8997120.228799999 um^2.
+2022-12-03 14:04:33 +0000: Memory Usage (961108K) : Total no. of polygons in the design is 1765509
+2022-12-03 14:04:33 +0000: Memory Usage (961108K) : Initialization and base layers definition.
+2022-12-03 14:04:33 +0000: Memory Usage (961108K) : Starting GF180MCU DRC rules.
+2022-12-03 14:04:33 +0000: Memory Usage (961108K) : BEOL section
+2022-12-03 14:04:33 +0000: Memory Usage (961108K) : Executing rule M1.1
+2022-12-03 14:04:36 +0000: Memory Usage (961108K) : Executing rule M1.2a
+2022-12-03 14:05:18 +0000: Memory Usage (961108K) : Executing rule M1.2b
+2022-12-03 14:05:30 +0000: Memory Usage (1064408K) : Executing rule M1.3
+2022-12-03 14:05:30 +0000: Memory Usage (1064408K) : Executing rule M2.1
+2022-12-03 14:05:30 +0000: Memory Usage (1064408K) : Executing rule M2.2a
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M2.2b
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M2.3
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M3.1
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M3.2a
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M3.2b
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M3.3
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M4.1
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M4.2a
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M4.2b
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M4.3
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M5.1
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M5.2a
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M5.2b
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule M5.3
+2022-12-03 14:05:31 +0000: Memory Usage (1064408K) : Executing rule V1.1
+2022-12-03 14:05:32 +0000: Memory Usage (1064408K) : Executing rule V1.2a
+2022-12-03 14:05:32 +0000: Memory Usage (1064408K) : Executing rule V1.2b
+2022-12-03 14:05:32 +0000: Memory Usage (1064408K) : Executing rule V1.3a
+2022-12-03 14:05:47 +0000: Memory Usage (1355896K) : Executing rule V1.3c
+2022-12-03 14:05:49 +0000: Memory Usage (1319028K) : Executing rule V1.3d
+2022-12-03 14:05:52 +0000: Memory Usage (1347304K) : Executing rule V1.4a
+2022-12-03 14:05:53 +0000: Memory Usage (1347304K) : Executing rule V1.4b
+2022-12-03 14:05:53 +0000: Memory Usage (1347304K) : Executing rule V1.4c
+2022-12-03 14:05:53 +0000: Memory Usage (1347304K) : Executing rule V2.1
+2022-12-03 14:05:53 +0000: Memory Usage (1347304K) : Executing rule V2.2a
+2022-12-03 14:05:54 +0000: Memory Usage (1347304K) : Executing rule V2.2b
+2022-12-03 14:05:54 +0000: Memory Usage (1347304K) : Executing rule V2.3b
+2022-12-03 14:05:54 +0000: Memory Usage (1347304K) : Executing rule V2.3c
+2022-12-03 14:05:54 +0000: Memory Usage (1347304K) : Executing rule V2.3d
+2022-12-03 14:05:54 +0000: Memory Usage (1347304K) : Executing rule V2.4a
+2022-12-03 14:05:55 +0000: Memory Usage (1347304K) : Executing rule V2.4b
+2022-12-03 14:05:55 +0000: Memory Usage (1347304K) : Executing rule V2.4c
+2022-12-03 14:05:55 +0000: Memory Usage (1347304K) : Executing rule V3.1
+2022-12-03 14:05:56 +0000: Memory Usage (1347304K) : Executing rule V3.2a
+2022-12-03 14:05:56 +0000: Memory Usage (1347304K) : Executing rule V3.2b
+2022-12-03 14:05:56 +0000: Memory Usage (1347304K) : Executing rule V3.3b
+2022-12-03 14:05:56 +0000: Memory Usage (1347304K) : Executing rule V3.3c
+2022-12-03 14:05:56 +0000: Memory Usage (1347304K) : Executing rule V3.3d
+2022-12-03 14:05:57 +0000: Memory Usage (1347304K) : Executing rule V3.4a
+2022-12-03 14:05:57 +0000: Memory Usage (1347304K) : Executing rule V3.4b
+2022-12-03 14:05:57 +0000: Memory Usage (1347304K) : Executing rule V3.4c
+2022-12-03 14:05:57 +0000: Memory Usage (1347304K) : Executing rule V4.1
+2022-12-03 14:05:58 +0000: Memory Usage (1347304K) : Executing rule V4.2a
+2022-12-03 14:05:59 +0000: Memory Usage (1363688K) : Executing rule V4.2b
+2022-12-03 14:05:59 +0000: Memory Usage (1363688K) : Executing rule V4.3b
+2022-12-03 14:06:00 +0000: Memory Usage (1363688K) : Executing rule V4.3c
+2022-12-03 14:06:01 +0000: Memory Usage (1363688K) : Executing rule V4.3d
+2022-12-03 14:06:01 +0000: Memory Usage (1363688K) : Executing rule V4.4a
+2022-12-03 14:06:02 +0000: Memory Usage (1363688K) : Executing rule V4.4b
+2022-12-03 14:06:03 +0000: Memory Usage (1363688K) : Executing rule V4.4c
+2022-12-03 14:06:03 +0000: Memory Usage (1363688K) : Executing rule V5.1
+2022-12-03 14:06:04 +0000: Memory Usage (1363688K) : Executing rule V5.2a
+2022-12-03 14:06:04 +0000: Memory Usage (1363688K) : Executing rule V5.2b
+2022-12-03 14:06:04 +0000: Memory Usage (1363688K) : Executing rule V5.3b
+2022-12-03 14:06:04 +0000: Memory Usage (1363688K) : Executing rule V5.3c
+2022-12-03 14:06:04 +0000: Memory Usage (1363688K) : Executing rule V5.3d
+2022-12-03 14:06:04 +0000: Memory Usage (1363688K) : Executing rule V5.4a
+2022-12-03 14:06:04 +0000: Memory Usage (1363688K) : Executing rule V5.4b
+2022-12-03 14:06:04 +0000: Memory Usage (1363688K) : Executing rule V5.4c
+2022-12-03 14:06:05 +0000: Memory Usage (1363688K) : MetalTop thickness 9k/11k section
+2022-12-03 14:06:05 +0000: Memory Usage (1363688K) : Executing rule MT.1
+2022-12-03 14:06:05 +0000: Memory Usage (1363688K) : Executing rule MT.2a
+2022-12-03 14:06:05 +0000: Memory Usage (1363688K) : Executing rule MT.4
+2022-12-03 14:06:05 +0000: Memory Usage (1363688K) : Executing rule MC.1
+2022-12-03 14:06:05 +0000: Memory Usage (1363688K) : Executing rule MC.2
+2022-12-03 14:06:05 +0000: Memory Usage (1363688K) : Executing rule MC.3
+2022-12-03 14:06:05 +0000: Memory Usage (1363688K) : Executing rule MC.4
+2022-12-03 14:06:06 +0000: Memory Usage (1411628K) : Executing rule PRES.1
+2022-12-03 14:06:06 +0000: Memory Usage (1411628K) : Executing rule PRES.2
+2022-12-03 14:06:06 +0000: Memory Usage (1411628K) : Executing rule PRES.3
+2022-12-03 14:06:06 +0000: Memory Usage (1411628K) : Executing rule PRES.4
+2022-12-03 14:06:06 +0000: Memory Usage (1411628K) : Executing rule PRES.5
+2022-12-03 14:06:06 +0000: Memory Usage (1411628K) : Executing rule PRES.6
+2022-12-03 14:06:06 +0000: Memory Usage (1411628K) : Executing rule PRES.7
+2022-12-03 14:06:07 +0000: Memory Usage (1419308K) : Executing rule PRES.9a
+2022-12-03 14:06:08 +0000: Memory Usage (1419308K) : Executing rule PRES.9b
+2022-12-03 14:06:09 +0000: Memory Usage (1424428K) : Executing rule LRES.1
+2022-12-03 14:06:09 +0000: Memory Usage (1424428K) : Executing rule LRES.2
+2022-12-03 14:06:09 +0000: Memory Usage (1424428K) : Executing rule LRES.3
+2022-12-03 14:06:09 +0000: Memory Usage (1424428K) : Executing rule LRES.4
+2022-12-03 14:06:09 +0000: Memory Usage (1424428K) : Executing rule LRES.5
+2022-12-03 14:06:11 +0000: Memory Usage (1437228K) : Executing rule LRES.6
+2022-12-03 14:06:12 +0000: Memory Usage (1442348K) : Executing rule LRES.7
+2022-12-03 14:06:13 +0000: Memory Usage (1447468K) : Executing rule LRES.9a
+2022-12-03 14:06:13 +0000: Memory Usage (1447468K) : Executing rule LRES.9b
+2022-12-03 14:06:16 +0000: Memory Usage (1493860K) : Executing rule HRES.1
+2022-12-03 14:06:16 +0000: Memory Usage (1493860K) : Executing rule HRES.2
+2022-12-03 14:06:16 +0000: Memory Usage (1493860K) : Executing rule HRES.3
+2022-12-03 14:06:16 +0000: Memory Usage (1493860K) : Executing rule HRES.4
+2022-12-03 14:06:16 +0000: Memory Usage (1493860K) : Executing rule HRES.5
+2022-12-03 14:06:16 +0000: Memory Usage (1493860K) : Executing rule HRES.6
+2022-12-03 14:06:18 +0000: Memory Usage (1521568K) : Executing rule HRES.7
+2022-12-03 14:06:18 +0000: Memory Usage (1521568K) : Executing rule HRES.8
+2022-12-03 14:06:18 +0000: Memory Usage (1521568K) : Executing rule HRES.9
+2022-12-03 14:06:18 +0000: Memory Usage (1521568K) : Executing rule HRES.10
+2022-12-03 14:06:19 +0000: Memory Usage (1525284K) : Executing rule HRES.12a
+2022-12-03 14:06:19 +0000: Memory Usage (1525284K) : Executing rule HRES.12b
+2022-12-03 14:06:19 +0000: Memory Usage (1525284K) : MIM Capacitor Option B section
+2022-12-03 14:06:19 +0000: Memory Usage (1525284K) : Executing rule MIMTM.1
+2022-12-03 14:06:19 +0000: Memory Usage (1525284K) : Executing rule MIMTM.2
+2022-12-03 14:06:19 +0000: Memory Usage (1525284K) : Executing rule MIMTM.3
+2022-12-03 14:06:19 +0000: Memory Usage (1525284K) : Executing rule MIMTM.4
+2022-12-03 14:06:19 +0000: Memory Usage (1525284K) : Executing rule MIMTM.5
+2022-12-03 14:06:20 +0000: Memory Usage (1525284K) : Executing rule MIMTM.6
+2022-12-03 14:06:20 +0000: Memory Usage (1525284K) : Executing rule MIMTM.7
+2022-12-03 14:06:20 +0000: Memory Usage (1525284K) : Executing rule MIMTM.8a
+2022-12-03 14:06:20 +0000: Memory Usage (1525284K) : Executing rule MIMTM.8b
+2022-12-03 14:06:20 +0000: Memory Usage (1525284K) : Executing rule MIMTM.9
+2022-12-03 14:06:20 +0000: Memory Usage (1525284K) : Executing rule MIMTM.10
+2022-12-03 14:06:20 +0000: Memory Usage (1525284K) : Executing rule MIMTM.11
+2022-12-03 14:06:20 +0000: Memory Usage (1525284K) : Executing rule NAT.1
+2022-12-03 14:06:21 +0000: Memory Usage (1533844K) : Executing rule NAT.2
+2022-12-03 14:06:21 +0000: Memory Usage (1533844K) : Executing rule NAT.3
+2022-12-03 14:06:21 +0000: Memory Usage (1533844K) : Executing rule NAT.4
+2022-12-03 14:06:23 +0000: Memory Usage (1562504K) : Executing rule NAT.5
+2022-12-03 14:06:26 +0000: Memory Usage (1586116K) : CONNECTIVITY_RULES section
+2022-12-03 14:06:26 +0000: Memory Usage (1586116K) : Executing rule NAT.6
+2022-12-03 14:06:26 +0000: Memory Usage (1586116K) : Executing rule NAT.7
+2022-12-03 14:06:26 +0000: Memory Usage (1586116K) : Executing rule NAT.8
+2022-12-03 14:06:26 +0000: Memory Usage (1586116K) : Executing rule NAT.9
+2022-12-03 14:06:26 +0000: Memory Usage (1586116K) : Executing rule NAT.10
+2022-12-03 14:06:26 +0000: Memory Usage (1586116K) : Executing rule NAT.11
+2022-12-03 14:06:26 +0000: Memory Usage (1586116K) : Executing rule NAT.12
+2022-12-03 14:06:26 +0000: Memory Usage (1586116K) : Executing rule BJT.1
+2022-12-03 14:06:26 +0000: Memory Usage (1586116K) : Executing rule BJT.2
+2022-12-03 14:06:28 +0000: Memory Usage (1643220K) : Executing rule BJT.3
+2022-12-03 14:06:28 +0000: Memory Usage (1643220K) : Executing rule DE.2
+2022-12-03 14:06:28 +0000: Memory Usage (1643220K) : Executing rule DE.3
+2022-12-03 14:06:28 +0000: Memory Usage (1643220K) : Executing rule DE.4
+2022-12-03 14:06:29 +0000: Memory Usage (1645464K) : Executing rule LVS_BJT.1
+2022-12-03 14:06:29 +0000: Memory Usage (1645464K) : Executing rule O.DF.3a
+2022-12-03 14:06:29 +0000: Memory Usage (1645464K) : Executing rule O.DF.6
+2022-12-03 14:06:29 +0000: Memory Usage (1645464K) : Executing rule O.DF.9
+2022-12-03 14:06:29 +0000: Memory Usage (1645464K) : Executing rule O.PL.2
+2022-12-03 14:06:32 +0000: Memory Usage (1675776K) : Executing rule O.PL.3a
+2022-12-03 14:06:36 +0000: Memory Usage (1732188K) : Executing rule O.PL.4
+2022-12-03 14:06:36 +0000: Memory Usage (1732188K) : Executing rule O.SB.2
+2022-12-03 14:06:36 +0000: Memory Usage (1732188K) : Executing rule O.SB.3
+2022-12-03 14:06:36 +0000: Memory Usage (1732188K) : Executing rule O.SB.4
+2022-12-03 14:06:36 +0000: Memory Usage (1732188K) : Executing rule O.SB.5b_3.3V
+2022-12-03 14:06:36 +0000: Memory Usage (1732188K) : Executing rule O.SB.9
+2022-12-03 14:06:36 +0000: Memory Usage (1732188K) : Executing rule O.SB.11
+2022-12-03 14:06:37 +0000: Memory Usage (1732188K) : Executing rule O.SB.13_3.3V
+2022-12-03 14:06:37 +0000: Memory Usage (1732188K) : Executing rule O.SB.13_5V
+2022-12-03 14:06:37 +0000: Memory Usage (1732188K) : Executing rule O.CO.7
+2022-12-03 14:06:47 +0000: Memory Usage (2194840K) : Executing rule O.PL.ORT
+2022-12-03 14:06:56 +0000: Memory Usage (2194840K) : Executing rule EF.01
+2022-12-03 14:06:56 +0000: Memory Usage (2194840K) : Executing rule EF.02
+2022-12-03 14:06:56 +0000: Memory Usage (2194840K) : Executing rule EF.03
+2022-12-03 14:06:57 +0000: Memory Usage (2194840K) : Executing rule EF.04a
+2022-12-03 14:06:57 +0000: Memory Usage (2194840K) : Executing rule EF.04b
+2022-12-03 14:06:57 +0000: Memory Usage (2194840K) : Executing rule EF.04c
+2022-12-03 14:06:57 +0000: Memory Usage (2194840K) : Executing rule EF.04d
+2022-12-03 14:06:57 +0000: Memory Usage (2194840K) : Executing rule EF.05
+2022-12-03 14:06:58 +0000: Memory Usage (2194840K) : Executing rule EF.06
+2022-12-03 14:06:58 +0000: Memory Usage (2194840K) : Executing rule EF.07
+2022-12-03 14:06:58 +0000: Memory Usage (2194840K) : Executing rule EF.08
+2022-12-03 14:06:58 +0000: Memory Usage (2194840K) : Executing rule EF.09
+2022-12-03 14:06:58 +0000: Memory Usage (2194840K) : Executing rule EF.10
+2022-12-03 14:06:58 +0000: Memory Usage (2194840K) : Executing rule EF.11
+2022-12-03 14:06:58 +0000: Memory Usage (2194840K) : Executing rule EF.12
+2022-12-03 14:06:58 +0000: Memory Usage (2194840K) : Executing rule EF.13
+2022-12-03 14:06:58 +0000: Memory Usage (2194840K) : Executing rule EF.14
+2022-12-03 14:06:58 +0000: Memory Usage (2194840K) : Executing rule EF.15
+2022-12-03 14:06:59 +0000: Memory Usage (2194840K) : Executing rule EF.16a
+2022-12-03 14:06:59 +0000: Memory Usage (2194840K) : Executing rule EF.16b
+2022-12-03 14:06:59 +0000: Memory Usage (2194840K) : Executing rule EF.17
+2022-12-03 14:06:59 +0000: Memory Usage (2194840K) : Executing rule EF.18
+2022-12-03 14:07:06 +0000: Memory Usage (2312012K) : Executing rule EF.19
+2022-12-03 14:07:09 +0000: Memory Usage (2312012K) : Executing rule EF.20
+2022-12-03 14:07:10 +0000: Memory Usage (2312012K) : Executing rule EF.21
+2022-12-03 14:07:10 +0000: Memory Usage (2312012K) : Executing rule EF.22a
+2022-12-03 14:07:10 +0000: Memory Usage (2312012K) : Executing rule EF.22b
+2022-12-03 14:07:10 +0000: Memory Usage (2312012K) : Executing rule MDN.1
+2022-12-03 14:07:10 +0000: Memory Usage (2312012K) : CONNECTIVITY_RULES section
+2022-12-03 14:07:10 +0000: Memory Usage (2312012K) : Executing rule MDN.2a
+2022-12-03 14:07:10 +0000: Memory Usage (2312012K) : Executing rule MDN.2b
+2022-12-03 14:07:12 +0000: Memory Usage (2312012K) : Executing rule MDN.3a
+2022-12-03 14:07:12 +0000: Memory Usage (2312012K) : Executing rule MDN.3b
+2022-12-03 14:11:01 +0000: Memory Usage (3432796K) : Executing rule MDN.4a
+2022-12-03 14:11:01 +0000: Memory Usage (3432796K) : Executing rule MDN.4b
+2022-12-03 14:11:02 +0000: Memory Usage (3444120K) : Executing rule MDN.5ai
+2022-12-03 14:11:02 +0000: Memory Usage (3444120K) : Executing rule MDN.5aii
+2022-12-03 14:11:02 +0000: Memory Usage (3444120K) : Executing rule MDN.5b
+2022-12-03 14:11:02 +0000: Memory Usage (3444120K) : Executing rule MDN.5c
+2022-12-03 14:11:02 +0000: Memory Usage (3444120K) : Executing rule MDN.6
+2022-12-03 14:11:04 +0000: Memory Usage (3467588K) : Executing rule MDN.6a
+2022-12-03 14:11:05 +0000: Memory Usage (3483456K) : Executing rule MDN.7
+2022-12-03 14:11:05 +0000: Memory Usage (3483456K) : Executing rule MDN.7a
+2022-12-03 14:11:05 +0000: Memory Usage (3483456K) : CONNECTIVITY_RULES section
+2022-12-03 14:11:05 +0000: Memory Usage (3483456K) : Executing rule MDN.8a
+2022-12-03 14:11:05 +0000: Memory Usage (3483456K) : Executing rule MDN.8b
+2022-12-03 14:11:05 +0000: Memory Usage (3483456K) : Executing rule MDN.9
+2022-12-03 14:11:07 +0000: Memory Usage (3576200K) : Executing rule MDN.10a
+2022-12-03 14:11:07 +0000: Memory Usage (3576200K) : Executing rule MDN.10b
+2022-12-03 14:11:09 +0000: Memory Usage (3596680K) : Executing rule MDN.10c
+2022-12-03 14:11:13 +0000: Memory Usage (3640896K) : Executing rule MDN.10d
+2022-12-03 14:11:13 +0000: Memory Usage (3640896K) : Executing rule MDN.10ei
+2022-12-03 14:11:15 +0000: Memory Usage (3651100K) : Executing rule MDN.10eii
+2022-12-03 14:11:16 +0000: Memory Usage (3657640K) : Executing rule MDN.10f
+2022-12-03 14:11:17 +0000: Memory Usage (3735108K) : Executing rule MDN.11
+2022-12-03 14:11:20 +0000: Memory Usage (3741480K) : Executing rule MDN.12
+2022-12-03 14:11:20 +0000: Memory Usage (3741480K) : Executing rule MDN.13a
+2022-12-03 14:11:24 +0000: Memory Usage (3756680K) : Executing rule MDN.13b
+2022-12-03 14:11:25 +0000: Memory Usage (3756680K) : Executing rule MDN.13c
+2022-12-03 14:11:28 +0000: Memory Usage (3825056K) : Executing rule MDN.13d
+2022-12-03 14:11:29 +0000: Memory Usage (3825056K) : Executing rule MDN.14
+2022-12-03 14:11:29 +0000: Memory Usage (3825056K) : Executing rule MDN.15a
+2022-12-03 14:11:29 +0000: Memory Usage (3825056K) : Executing rule MDN.15b
+2022-12-03 14:11:31 +0000: Memory Usage (3838228K) : Executing rule MDN.17
+2022-12-03 14:11:33 +0000: Memory Usage (3860240K) : Executing rule MDP.1
+2022-12-03 14:11:35 +0000: Memory Usage (3913488K) : Executing rule MDP.1a
+2022-12-03 14:15:14 +0000: Memory Usage (5100988K) : Executing rule MDP.2
+2022-12-03 14:15:16 +0000: Memory Usage (5127612K) : Executing rule MDP.3
+2022-12-03 14:15:16 +0000: Memory Usage (5127612K) : Executing rule MDP.3ai
+2022-12-03 14:15:17 +0000: Memory Usage (5127612K) : Executing rule MDP.3aii
+2022-12-03 14:15:17 +0000: Memory Usage (5127612K) : Executing rule MDP.3b
+2022-12-03 14:15:17 +0000: Memory Usage (5127612K) : Executing rule MDP.3c
+2022-12-03 14:15:17 +0000: Memory Usage (5127612K) : Executing rule MDP.3d
+2022-12-03 14:15:17 +0000: Memory Usage (5127612K) : Executing rule MDP.4
+2022-12-03 14:15:20 +0000: Memory Usage (5231504K) : Executing rule MDP.4a
+2022-12-03 14:15:20 +0000: Memory Usage (5231504K) : Executing rule MDP.4b
+2022-12-03 14:15:20 +0000: Memory Usage (5231504K) : Executing rule MDP.5
+2022-12-03 14:15:22 +0000: Memory Usage (5231504K) : Executing rule MDP.5a
+2022-12-03 14:15:23 +0000: Memory Usage (5231504K) : Executing rule MDP.6
+2022-12-03 14:15:23 +0000: Memory Usage (5231504K) : Executing rule MDP.6a
+2022-12-03 14:15:23 +0000: Memory Usage (5231504K) : Executing rule MDP.7
+2022-12-03 14:15:23 +0000: Memory Usage (5231504K) : Executing rule MDP.8
+2022-12-03 14:15:23 +0000: Memory Usage (5231504K) : Executing rule MDP.9a
+2022-12-03 14:15:23 +0000: Memory Usage (5231504K) : Executing rule MDP.9b
+2022-12-03 14:15:23 +0000: Memory Usage (5231504K) : Executing rule MDP.9c
+2022-12-03 14:15:26 +0000: Memory Usage (5329592K) : Executing rule MDP.9d
+2022-12-03 14:15:34 +0000: Memory Usage (5429108K) : Executing rule MDP.9ei
+2022-12-03 14:15:37 +0000: Memory Usage (5476832K) : Executing rule MDP.9eii
+2022-12-03 14:15:37 +0000: Memory Usage (5476832K) : Executing rule MDP.9f
+2022-12-03 14:15:40 +0000: Memory Usage (5528420K) : Executing rule MDP.10
+2022-12-03 14:15:40 +0000: Memory Usage (5528420K) : CONNECTIVITY_RULES section
+2022-12-03 14:15:40 +0000: Memory Usage (5528420K) : Executing rule MDP.10a
+2022-12-03 14:15:41 +0000: Memory Usage (5528420K) : Executing rule MDP.10b
+2022-12-03 14:15:41 +0000: Memory Usage (5528420K) : Executing rule MDP.11
+2022-12-03 14:15:41 +0000: Memory Usage (5528420K) : Executing rule MDP.12
+2022-12-03 14:15:42 +0000: Memory Usage (5559688K) : Executing rule MDP.13a
+2022-12-03 14:15:44 +0000: Memory Usage (5583852K) : Executing rule MDP.13b
+2022-12-03 14:15:44 +0000: Memory Usage (5583852K) : Executing rule MDP.13c
+2022-12-03 14:15:46 +0000: Memory Usage (5623836K) : Executing rule MDP.15
+2022-12-03 14:15:46 +0000: Memory Usage (5623836K) : Executing rule MDP.16a
+2022-12-03 14:15:46 +0000: Memory Usage (5623836K) : Executing rule MDP.16b
+2022-12-03 14:15:47 +0000: Memory Usage (5623836K) : Executing rule MDP.17a
+2022-12-03 14:15:47 +0000: Memory Usage (5623836K) : Executing rule MDP.17c
+2022-12-03 14:15:47 +0000: Memory Usage (5623836K) : Executing rule Y.NW.2b_3.3V
+2022-12-03 14:15:47 +0000: Memory Usage (5623836K) : Executing rule Y.NW.2b_5V
+2022-12-03 14:15:47 +0000: Memory Usage (5623836K) : Executing rule Y.DF.6_5V
+2022-12-03 14:15:47 +0000: Memory Usage (5623836K) : Executing rule Y.DF.16_3.3V
+2022-12-03 14:15:48 +0000: Memory Usage (5631896K) : Executing rule Y.DF.16_5V
+2022-12-03 14:15:49 +0000: Memory Usage (5641144K) : Executing rule Y.PL.1_3.3V
+2022-12-03 14:15:49 +0000: Memory Usage (5641144K) : Executing rule Y.PL.1_5V
+2022-12-03 14:15:49 +0000: Memory Usage (5641144K) : Executing rule Y.PL.2_3.3V
+2022-12-03 14:15:52 +0000: Memory Usage (5688620K) : Executing rule Y.PL.2_5V
+2022-12-03 14:15:56 +0000: Memory Usage (5722612K) : Executing rule Y.PL.4_5V
+2022-12-03 14:15:56 +0000: Memory Usage (5722612K) : Executing rule Y.PL.5a_3.3V
+2022-12-03 14:15:56 +0000: Memory Usage (5722612K) : Executing rule Y.PL.5a_5V
+2022-12-03 14:15:56 +0000: Memory Usage (5722612K) : Executing rule Y.PL.5b_3.3V
+2022-12-03 14:15:56 +0000: Memory Usage (5722612K) : Executing rule Y.PL.5b_5V
+2022-12-03 14:15:56 +0000: Memory Usage (5722612K) : Executing rule S.DF.4c_MV
+2022-12-03 14:15:57 +0000: Memory Usage (5722612K) : Executing rule S.DF.6_MV
+2022-12-03 14:15:57 +0000: Memory Usage (5722612K) : Executing rule S.DF.7_MV
+2022-12-03 14:15:57 +0000: Memory Usage (5722612K) : Executing rule S.DF.8_MV
+2022-12-03 14:15:57 +0000: Memory Usage (5722612K) : Executing rule S.DF.16_MV
+2022-12-03 14:15:58 +0000: Memory Usage (5770500K) : Executing rule S.PL.5a_MV
+2022-12-03 14:15:58 +0000: Memory Usage (5770500K) : Executing rule S.PL.5b_MV
+2022-12-03 14:15:58 +0000: Memory Usage (5770500K) : Executing rule S.CO.4_MV
+2022-12-03 14:15:58 +0000: Memory Usage (5770500K) : Executing rule S.DF.4c_LV
+2022-12-03 14:15:58 +0000: Memory Usage (5770500K) : Executing rule S.DF.16_LV
+2022-12-03 14:15:59 +0000: Memory Usage (5808656K) : Executing rule S.CO.3_LV
+2022-12-03 14:15:59 +0000: Memory Usage (5808656K) : Executing rule S.CO.4_LV
+2022-12-03 14:15:59 +0000: Memory Usage (5808656K) : Executing rule S.CO.6_ii_LV
+2022-12-03 14:16:00 +0000: Memory Usage (5808656K) : Executing rule S.M1.1_LV
+VmPeak: 5808652 kB
+VmHWM: 4986360 kB
+2022-12-03 14:16:00 +0000: Memory Usage (5808656K) : DRC Total Run time 714.709854 seconds
diff --git a/mpw_precheck/logs/klayout_beol_check.total b/mpw_precheck/logs/klayout_beol_check.total
new file mode 100644
index 0000000..c227083
--- /dev/null
+++ b/mpw_precheck/logs/klayout_beol_check.total
@@ -0,0 +1 @@
+0
\ No newline at end of file
diff --git a/mpw_precheck/logs/klayout_feol_check.log b/mpw_precheck/logs/klayout_feol_check.log
new file mode 100644
index 0000000..120b995
--- /dev/null
+++ b/mpw_precheck/logs/klayout_feol_check.log
@@ -0,0 +1,240 @@
+2022-12-03 13:52:12 +0000: Memory Usage (543000K) : Starting running GF180MCU Klayout DRC runset on /root/tiny_user_project_inverter/gds/user_project_wrapper.gds
+2022-12-03 13:52:12 +0000: Memory Usage (561972K) : Loading database to memory is complete.
+2022-12-03 13:52:12 +0000: Memory Usage (561972K) : GF180MCU Klayout DRC runset output at: /mnt/uffs/user/u6549_proppy/design/tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/outputs/reports/klayout_feol_check.xml
+2022-12-03 13:52:12 +0000: Memory Usage (561972K) : Number of threads to use 16
+2022-12-03 13:52:12 +0000: Memory Usage (561972K) : flat mode is enabled.
+2022-12-03 13:52:12 +0000: Memory Usage (561972K) : Read in polygons from layers.
+2022-12-03 13:52:13 +0000: Memory Usage (561972K) : Starting deriving base layers.
+2022-12-03 13:52:21 +0000: Memory Usage (842232K) : Evaluate switches.
+2022-12-03 13:52:21 +0000: Memory Usage (842232K) : FEOL is enabled.
+2022-12-03 13:52:21 +0000: Memory Usage (842232K) : BEOL is disabled.
+2022-12-03 13:52:21 +0000: Memory Usage (842232K) : connectivity rules are enabled.
+2022-12-03 13:52:21 +0000: Memory Usage (842232K) : METAL_TOP Selected is 9K
+2022-12-03 13:52:21 +0000: Memory Usage (842232K) : METAL_STACK Selected is 5LM
+2022-12-03 13:52:21 +0000: Memory Usage (842232K) : Wedge enabled true
+2022-12-03 13:52:21 +0000: Memory Usage (842232K) : Ball enabled true
+2022-12-03 13:52:21 +0000: Memory Usage (842232K) : Gold enabled true
+2022-12-03 13:52:22 +0000: Memory Usage (842232K) : MIM Option selected B
+2022-12-03 13:52:22 +0000: Memory Usage (842232K) : Offgrid enabled false
+2022-12-03 13:52:22 +0000: Memory Usage (842232K) : Construct connectivity for the design.
+2022-12-03 13:52:25 +0000: Memory Usage (842232K) : Connectivity rules enabled, Netlist object will be generated.
+2022-12-03 13:52:39 +0000: Memory Usage (961112K) : Total area of the design is 8997120.228799999 um^2.
+2022-12-03 13:52:39 +0000: Memory Usage (961112K) : Total no. of polygons in the design is 1765509
+2022-12-03 13:52:39 +0000: Memory Usage (961112K) : Initialization and base layers definition.
+2022-12-03 13:52:39 +0000: Memory Usage (961112K) : Starting GF180MCU DRC rules.
+2022-12-03 13:52:39 +0000: Memory Usage (961112K) : FEOL section
+2022-12-03 13:52:39 +0000: Memory Usage (961112K) : Executing rule DN.1
+2022-12-03 13:52:39 +0000: Memory Usage (961112K) : CONNECTIVITY_RULES section
+2022-12-03 13:52:39 +0000: Memory Usage (961112K) : Executing rule DN.2a
+2022-12-03 13:52:39 +0000: Memory Usage (961112K) : Executing rule DN.2b
+2022-12-03 13:52:40 +0000: Memory Usage (961112K) : Executing rule DN.3
+2022-12-03 13:52:40 +0000: Memory Usage (961112K) : Executing rule LPW.1_3.3V
+2022-12-03 13:52:40 +0000: Memory Usage (961112K) : Executing rule LPW.1_5V
+2022-12-03 13:52:40 +0000: Memory Usage (961112K) : CONNECTIVITY_RULES section
+2022-12-03 13:52:40 +0000: Memory Usage (961112K) : Executing rule LPW.2a_3.3V
+2022-12-03 13:52:40 +0000: Memory Usage (961112K) : Executing rule LPW.2a_5V
+2022-12-03 13:52:40 +0000: Memory Usage (961112K) : Executing rule LPW.2b_3.3V
+2022-12-03 13:52:40 +0000: Memory Usage (961112K) : Executing rule LPW.2b_5V
+2022-12-03 13:52:40 +0000: Memory Usage (961112K) : Executing rule LPW.3_3.3V
+2022-12-03 13:52:40 +0000: Memory Usage (961112K) : Executing rule LPW.3_5V
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule LPW.5_3.3V
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule LPW.5_5V
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule LPW.11
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule LPW.12
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule NW.1a_3.3V
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule NW.1a_5V
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule NW.1b_3.3V
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule NW.1b_5V
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : CONNECTIVITY_RULES section
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule NW.2a_3.3V
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule NW.2a_5V
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule NW.2b_3.3V
+2022-12-03 13:52:41 +0000: Memory Usage (961112K) : Executing rule NW.2b_5V
+2022-12-03 13:52:42 +0000: Memory Usage (961112K) : Executing rule NW.3_3.3V
+2022-12-03 13:52:42 +0000: Memory Usage (961112K) : Executing rule NW.3_5V
+2022-12-03 13:52:42 +0000: Memory Usage (961112K) : Executing rule NW.4_3.3V
+2022-12-03 13:52:42 +0000: Memory Usage (961112K) : Executing rule NW.4_5V
+2022-12-03 13:52:42 +0000: Memory Usage (961112K) : Executing rule NW.5_3.3V
+2022-12-03 13:52:42 +0000: Memory Usage (961112K) : Executing rule NW.5_5V
+2022-12-03 13:52:42 +0000: Memory Usage (961112K) : Executing rule NW.6
+2022-12-03 13:52:42 +0000: Memory Usage (961112K) : Executing rule DF.1a_3.3V
+2022-12-03 13:52:42 +0000: Memory Usage (961112K) : Executing rule DF.1a_5V
+2022-12-03 13:52:42 +0000: Memory Usage (961112K) : Executing rule DF.1c_3.3V
+2022-12-03 13:52:43 +0000: Memory Usage (961112K) : Executing rule DF.1c_5V
+2022-12-03 13:52:51 +0000: Memory Usage (981592K) : Executing rule DF.2a_3.3V
+2022-12-03 13:52:51 +0000: Memory Usage (981592K) : Executing rule DF.2a_5V
+2022-12-03 13:52:53 +0000: Memory Usage (1012312K) : Executing rule DF.2b_3.3V
+2022-12-03 13:52:56 +0000: Memory Usage (1151160K) : Executing rule DF.2b_5V
+2022-12-03 13:52:58 +0000: Memory Usage (1169912K) : Executing rule DF.3a_3.3V
+2022-12-03 13:52:59 +0000: Memory Usage (1169912K) : Executing rule DF.3a_5V
+2022-12-03 13:53:03 +0000: Memory Usage (1169912K) : Executing rule DF.3b_3.3V
+2022-12-03 13:53:03 +0000: Memory Usage (1169912K) : Executing rule DF.3b_5V
+2022-12-03 13:53:03 +0000: Memory Usage (1169912K) : Executing rule DF.3c_3.3V
+2022-12-03 13:53:03 +0000: Memory Usage (1169912K) : Executing rule DF.3c_5V
+2022-12-03 13:53:04 +0000: Memory Usage (1169912K) : Executing rule DF.4a_3.3V
+2022-12-03 13:53:04 +0000: Memory Usage (1169912K) : Executing rule DF.4a_5V
+2022-12-03 13:53:04 +0000: Memory Usage (1169912K) : Executing rule DF.4b_3.3V
+2022-12-03 13:53:05 +0000: Memory Usage (1169912K) : Executing rule DF.4b_5V
+2022-12-03 13:53:07 +0000: Memory Usage (1169912K) : Executing rule DF.4c_3.3V
+2022-12-03 13:53:09 +0000: Memory Usage (1137216K) : Executing rule DF.4c_5V
+2022-12-03 13:53:12 +0000: Memory Usage (1214420K) : Executing rule DF.4d_3.3V
+2022-12-03 13:53:12 +0000: Memory Usage (1214420K) : Executing rule DF.4d_5V
+2022-12-03 13:53:13 +0000: Memory Usage (1214420K) : Executing rule DF.4e_3.3V
+2022-12-03 13:53:13 +0000: Memory Usage (1214420K) : Executing rule DF.4e_5V
+2022-12-03 13:53:13 +0000: Memory Usage (1214420K) : Executing rule DF.5_3.3V
+2022-12-03 13:53:14 +0000: Memory Usage (1249660K) : Executing rule DF.5_5V
+2022-12-03 13:53:16 +0000: Memory Usage (1249660K) : Executing rule DF.6_3.3V
+2022-12-03 13:53:17 +0000: Memory Usage (1315608K) : Executing rule DF.6_5V
+2022-12-03 13:53:19 +0000: Memory Usage (1414176K) : Executing rule DF.7_3.3V
+2022-12-03 13:53:19 +0000: Memory Usage (1414176K) : Executing rule DF.7_5V
+2022-12-03 13:53:19 +0000: Memory Usage (1414176K) : Executing rule DF.8_3.3V
+2022-12-03 13:53:19 +0000: Memory Usage (1414176K) : Executing rule DF.8_5V
+2022-12-03 13:53:19 +0000: Memory Usage (1414176K) : Executing rule DF.9_3.3V
+2022-12-03 13:53:19 +0000: Memory Usage (1414176K) : Executing rule DF.9_5V
+2022-12-03 13:53:20 +0000: Memory Usage (1414176K) : Executing rule DF.10_3.3V
+2022-12-03 13:53:20 +0000: Memory Usage (1414176K) : Executing rule DF.10_5V
+2022-12-03 13:53:20 +0000: Memory Usage (1414176K) : Executing rule DF.11_3.3V
+2022-12-03 13:53:20 +0000: Memory Usage (1414176K) : Executing rule DF.11_5V
+2022-12-03 13:53:20 +0000: Memory Usage (1414176K) : Executing rule DF.12_3.3V
+2022-12-03 13:53:21 +0000: Memory Usage (1456016K) : Executing rule DF.12_5V
+2022-12-03 13:53:24 +0000: Memory Usage (1475716K) : Executing rule DF.13_3.3V
+2022-12-03 13:53:37 +0000: Memory Usage (1443532K) : Executing rule DF.13_5V
+2022-12-03 13:53:45 +0000: Memory Usage (1445536K) : Executing rule DF.14_3.3V
+2022-12-03 13:53:59 +0000: Memory Usage (1464000K) : Executing rule DF.14_5V
+2022-12-03 13:54:09 +0000: Memory Usage (1521324K) : Executing rule DF.16_3.3V
+2022-12-03 13:54:09 +0000: Memory Usage (1521324K) : Executing rule DF.16_5V
+2022-12-03 13:54:10 +0000: Memory Usage (1563916K) : Executing rule DF.17_3.3V
+2022-12-03 13:54:13 +0000: Memory Usage (1563916K) : Executing rule DF.17_5V
+2022-12-03 13:54:13 +0000: Memory Usage (1563916K) : Executing rule DF.18_3.3V
+2022-12-03 13:54:13 +0000: Memory Usage (1563916K) : Executing rule DF.18_5V
+2022-12-03 13:54:14 +0000: Memory Usage (1563916K) : Executing rule DF.19_3.3V
+2022-12-03 13:54:17 +0000: Memory Usage (1563916K) : Executing rule DF.19_5V
+2022-12-03 13:54:17 +0000: Memory Usage (1563916K) : Executing rule DV.1
+2022-12-03 13:54:17 +0000: Memory Usage (1563916K) : Executing rule DV.2
+2022-12-03 13:54:17 +0000: Memory Usage (1563916K) : Executing rule DV.3
+2022-12-03 13:54:18 +0000: Memory Usage (1563916K) : Executing rule DV.5
+2022-12-03 13:54:20 +0000: Memory Usage (1564588K) : Executing rule DV.6
+2022-12-03 13:54:23 +0000: Memory Usage (1617020K) : Executing rule DV.7
+2022-12-03 13:54:27 +0000: Memory Usage (1617020K) : Executing rule DV.8
+2022-12-03 13:54:33 +0000: Memory Usage (1661124K) : Executing rule DV.9
+2022-12-03 13:54:35 +0000: Memory Usage (1661124K) : Executing rule PL.1_3.3V
+2022-12-03 13:54:35 +0000: Memory Usage (1661124K) : Executing rule PL.1_5V
+2022-12-03 13:54:35 +0000: Memory Usage (1661124K) : Executing rule PL.1a_3.3V
+2022-12-03 13:54:35 +0000: Memory Usage (1661124K) : Executing rule PL.1a_5V
+2022-12-03 13:54:35 +0000: Memory Usage (1661124K) : Executing rule PL.2_3.3V
+2022-12-03 13:55:07 +0000: Memory Usage (2056472K) : Executing rule PL.2_5V
+2022-12-03 13:55:07 +0000: Memory Usage (2056472K) : Executing rule PL.3a_3.3V
+2022-12-03 13:55:14 +0000: Memory Usage (2115152K) : Executing rule PL.3a_5V
+2022-12-03 13:55:20 +0000: Memory Usage (2300280K) : Executing rule PL.4_3.3V
+2022-12-03 13:55:21 +0000: Memory Usage (2339656K) : Executing rule PL.4_5V
+2022-12-03 13:55:23 +0000: Memory Usage (2379020K) : Executing rule PL.5a_3.3V
+2022-12-03 13:55:24 +0000: Memory Usage (2465836K) : Executing rule PL.5a_5V
+2022-12-03 13:55:25 +0000: Memory Usage (2484124K) : Executing rule PL.5b_3.3V
+2022-12-03 13:55:26 +0000: Memory Usage (2484124K) : Executing rule PL.5b_5V
+2022-12-03 13:55:36 +0000: Memory Usage (2682068K) : Executing rule PL.6
+2022-12-03 13:55:47 +0000: Memory Usage (3086280K) : Executing rule PL.7_3.3V
+2022-12-03 13:55:47 +0000: Memory Usage (3086280K) : Executing rule PL.7_5V
+2022-12-03 13:55:48 +0000: Memory Usage (3086280K) : Executing rule PL.9
+2022-12-03 13:55:49 +0000: Memory Usage (3140464K) : Executing rule PL.11
+2022-12-03 13:55:50 +0000: Memory Usage (3140464K) : Executing rule PL.12
+2022-12-03 13:55:52 +0000: Memory Usage (3190648K) : Executing rule NP.1
+2022-12-03 13:55:52 +0000: Memory Usage (3190648K) : Executing rule NP.2
+2022-12-03 13:55:52 +0000: Memory Usage (3190648K) : Executing rule NP.3a
+2022-12-03 13:55:54 +0000: Memory Usage (3190648K) : Executing rule NP.3bi
+2022-12-03 13:55:54 +0000: Memory Usage (3190648K) : Executing rule NP.3bii
+2022-12-03 13:55:55 +0000: Memory Usage (3190648K) : Executing rule NP.3ci
+2022-12-03 13:55:56 +0000: Memory Usage (3190648K) : Executing rule NP.3cii
+2022-12-03 13:55:57 +0000: Memory Usage (3190648K) : Executing rule NP.3d
+2022-12-03 13:55:57 +0000: Memory Usage (3207156K) : Executing rule NP.3e
+2022-12-03 13:55:57 +0000: Memory Usage (3207156K) : Executing rule NP.4a
+2022-12-03 13:56:03 +0000: Memory Usage (3291064K) : Executing rule NP.4b
+2022-12-03 13:56:03 +0000: Memory Usage (3291064K) : Executing rule NP.5a
+2022-12-03 13:56:05 +0000: Memory Usage (3291064K) : Executing rule NP.5b
+2022-12-03 13:56:08 +0000: Memory Usage (3333172K) : Executing rule NP.5ci
+2022-12-03 13:56:08 +0000: Memory Usage (3333172K) : Executing rule NP.5cii
+2022-12-03 13:56:09 +0000: Memory Usage (3333172K) : Executing rule NP.5di
+2022-12-03 13:56:10 +0000: Memory Usage (3333172K) : Executing rule NP.5dii
+2022-12-03 13:56:10 +0000: Memory Usage (3333172K) : Executing rule NP.6
+2022-12-03 13:56:12 +0000: Memory Usage (3347500K) : Executing rule NP.7
+2022-12-03 13:56:12 +0000: Memory Usage (3347500K) : Executing rule NP.8a
+2022-12-03 13:56:12 +0000: Memory Usage (3347500K) : Executing rule NP.8b
+2022-12-03 13:56:12 +0000: Memory Usage (3347500K) : Executing rule NP.9
+2022-12-03 13:56:12 +0000: Memory Usage (3347500K) : Executing rule NP.10
+2022-12-03 13:56:13 +0000: Memory Usage (3347500K) : Executing rule NP.11
+2022-12-03 13:56:13 +0000: Memory Usage (3347500K) : Executing rule NP.12
+2022-12-03 13:56:15 +0000: Memory Usage (3349144K) : Executing rule PP.1
+2022-12-03 13:56:15 +0000: Memory Usage (3349144K) : Executing rule PP.2
+2022-12-03 13:56:15 +0000: Memory Usage (3349144K) : Executing rule PP.3a
+2022-12-03 13:56:17 +0000: Memory Usage (3405544K) : Executing rule PP.3bi
+2022-12-03 13:56:17 +0000: Memory Usage (3405544K) : Executing rule PP.3bii
+2022-12-03 13:56:18 +0000: Memory Usage (3418820K) : Executing rule PP.3ci
+2022-12-03 13:56:19 +0000: Memory Usage (3428940K) : Executing rule PP.3cii
+2022-12-03 13:56:19 +0000: Memory Usage (3428940K) : Executing rule PP.3d
+2022-12-03 13:56:19 +0000: Memory Usage (3428940K) : Executing rule PP.3e
+2022-12-03 13:56:19 +0000: Memory Usage (3428940K) : Executing rule PP.4a
+2022-12-03 13:56:25 +0000: Memory Usage (3541904K) : Executing rule PP.4b
+2022-12-03 13:56:25 +0000: Memory Usage (3541904K) : Executing rule PP.5a
+2022-12-03 13:56:26 +0000: Memory Usage (3542500K) : Executing rule PP.5b
+2022-12-03 13:56:29 +0000: Memory Usage (3577596K) : Executing rule PP.5ci
+2022-12-03 13:56:30 +0000: Memory Usage (3577596K) : Executing rule PP.5cii
+2022-12-03 13:56:31 +0000: Memory Usage (3593980K) : Executing rule PP.5di
+2022-12-03 13:56:32 +0000: Memory Usage (3614460K) : Executing rule PP.5dii
+2022-12-03 13:56:33 +0000: Memory Usage (3614460K) : Executing rule PP.6
+2022-12-03 13:56:34 +0000: Memory Usage (3635460K) : Executing rule PP.7
+2022-12-03 13:56:34 +0000: Memory Usage (3635460K) : Executing rule PP.8a
+2022-12-03 13:56:34 +0000: Memory Usage (3635460K) : Executing rule PP.8b
+2022-12-03 13:56:34 +0000: Memory Usage (3635460K) : Executing rule PP.9
+2022-12-03 13:56:34 +0000: Memory Usage (3635460K) : Executing rule PP.10
+2022-12-03 13:56:36 +0000: Memory Usage (3650876K) : Executing rule PP.11
+2022-12-03 13:56:36 +0000: Memory Usage (3650876K) : Executing rule PP.12
+2022-12-03 13:56:38 +0000: Memory Usage (3669048K) : Executing rule SB.1
+2022-12-03 13:56:38 +0000: Memory Usage (3669048K) : Executing rule SB.2
+2022-12-03 13:56:38 +0000: Memory Usage (3669048K) : Executing rule SB.3
+2022-12-03 13:56:38 +0000: Memory Usage (3688456K) : Executing rule SB.4
+2022-12-03 13:56:38 +0000: Memory Usage (3688456K) : Executing rule SB.5a
+2022-12-03 13:56:42 +0000: Memory Usage (3824920K) : Executing rule SB.5b
+2022-12-03 13:56:42 +0000: Memory Usage (3824920K) : Executing rule SB.6
+2022-12-03 13:56:43 +0000: Memory Usage (3824920K) : Executing rule SB.7
+2022-12-03 13:56:43 +0000: Memory Usage (3824920K) : Executing rule SB.8
+2022-12-03 13:56:43 +0000: Memory Usage (3824920K) : Executing rule SB.9
+2022-12-03 13:56:43 +0000: Memory Usage (3824920K) : Executing rule SB.10
+2022-12-03 13:56:43 +0000: Memory Usage (3824920K) : Executing rule SB.11
+2022-12-03 13:56:43 +0000: Memory Usage (3824920K) : Executing rule SB.12
+2022-12-03 13:56:43 +0000: Memory Usage (3824920K) : Executing rule SB.13
+2022-12-03 13:56:43 +0000: Memory Usage (3824920K) : Executing rule SB.14a
+2022-12-03 13:56:45 +0000: Memory Usage (3873368K) : Executing rule SB.14b
+2022-12-03 13:56:46 +0000: Memory Usage (3886160K) : Executing rule SB.15a
+2022-12-03 13:56:51 +0000: Memory Usage (3962712K) : Executing rule SB.15b
+2022-12-03 13:56:51 +0000: Memory Usage (3962712K) : Executing rule SB.16
+2022-12-03 13:56:52 +0000: Memory Usage (4005436K) : Executing rule ESD.1
+2022-12-03 13:56:52 +0000: Memory Usage (4005436K) : Executing rule ESD.2
+2022-12-03 13:56:52 +0000: Memory Usage (4005436K) : Executing rule ESD.3a
+2022-12-03 13:56:52 +0000: Memory Usage (4005436K) : Executing rule ESD.3b
+2022-12-03 13:56:52 +0000: Memory Usage (4005436K) : Executing rule ESD.4a
+2022-12-03 13:56:53 +0000: Memory Usage (4005436K) : Executing rule ESD.4b
+2022-12-03 13:56:53 +0000: Memory Usage (4005436K) : Executing rule ESD.5a
+2022-12-03 13:56:53 +0000: Memory Usage (4005436K) : Executing rule ESD.5b
+2022-12-03 13:56:53 +0000: Memory Usage (4005436K) : Executing rule ESD.6
+2022-12-03 13:56:56 +0000: Memory Usage (4005436K) : Executing rule ESD.7
+2022-12-03 13:56:56 +0000: Memory Usage (4005436K) : Executing rule ESD.8
+2022-12-03 13:56:57 +0000: Memory Usage (4005436K) : Executing rule ESD.pl
+2022-12-03 13:56:57 +0000: Memory Usage (4005436K) : Executing rule ESD.9
+2022-12-03 13:56:57 +0000: Memory Usage (4005436K) : Executing rule ESD.10
+2022-12-03 13:56:57 +0000: Memory Usage (4005436K) : Executing rule CO.1
+2022-12-03 13:57:07 +0000: Memory Usage (4246484K) : Executing rule CO.2a
+2022-12-03 13:57:26 +0000: Memory Usage (4585744K) : Executing rule CO.2b
+2022-12-03 13:57:27 +0000: Memory Usage (4585744K) : Executing rule CO.3
+2022-12-03 13:57:36 +0000: Memory Usage (4890744K) : Executing rule CO.4
+2022-12-03 13:57:52 +0000: Memory Usage (5332188K) : Executing rule CO.5a
+2022-12-03 13:57:53 +0000: Memory Usage (5332188K) : Executing rule CO.5b
+2022-12-03 13:57:53 +0000: Memory Usage (5332188K) : Executing rule CO.6
+2022-12-03 14:00:56 +0000: Memory Usage (5547608K) : Executing rule CO.6a
+2022-12-03 14:03:36 +0000: Memory Usage (6407364K) : Executing rule CO.6b
+2022-12-03 14:03:41 +0000: Memory Usage (6486920K) : Executing rule CO.7
+2022-12-03 14:03:48 +0000: Memory Usage (6711552K) : Executing rule CO.8
+2022-12-03 14:03:53 +0000: Memory Usage (6711552K) : Executing rule CO.9
+2022-12-03 14:03:54 +0000: Memory Usage (6711552K) : Executing rule CO.10
+2022-12-03 14:03:54 +0000: Memory Usage (6711552K) : Executing rule CO.11
+VmPeak: 7201328 kB
+VmHWM: 6572188 kB
+2022-12-03 14:04:04 +0000: Memory Usage (6778988K) : DRC Total Run time 711.844698 seconds
diff --git a/mpw_precheck/logs/klayout_feol_check.total b/mpw_precheck/logs/klayout_feol_check.total
new file mode 100644
index 0000000..c227083
--- /dev/null
+++ b/mpw_precheck/logs/klayout_feol_check.total
@@ -0,0 +1 @@
+0
\ No newline at end of file
diff --git a/mpw_precheck/logs/klayout_offgrid_check.log b/mpw_precheck/logs/klayout_offgrid_check.log
new file mode 100644
index 0000000..0f52159
--- /dev/null
+++ b/mpw_precheck/logs/klayout_offgrid_check.log
@@ -0,0 +1,132 @@
+2022-12-03 14:16:01 +0000: Memory Usage (542984K) : Starting running GF180MCU Klayout DRC runset on /root/tiny_user_project_inverter/gds/user_project_wrapper.gds
+2022-12-03 14:16:01 +0000: Memory Usage (561960K) : Loading database to memory is complete.
+2022-12-03 14:16:01 +0000: Memory Usage (561960K) : GF180MCU Klayout DRC runset output at: /mnt/uffs/user/u6549_proppy/design/tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/outputs/reports/klayout_offgrid_check.xml
+2022-12-03 14:16:01 +0000: Memory Usage (561960K) : Number of threads to use 16
+2022-12-03 14:16:01 +0000: Memory Usage (561960K) : flat mode is enabled.
+2022-12-03 14:16:01 +0000: Memory Usage (561960K) : Read in polygons from layers.
+2022-12-03 14:16:02 +0000: Memory Usage (561960K) : Starting deriving base layers.
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : Evaluate switches.
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : FEOL is disabled.
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : BEOL is disabled.
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : connectivity rules are enabled.
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : METAL_TOP Selected is 9K
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : METAL_STACK Selected is 5LM
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : Wedge enabled true
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : Ball enabled true
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : Gold enabled true
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : MIM Option selected B
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : Offgrid enabled true
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : Connectivity rules enabled, Netlist object will be generated.
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : Total area of the design is 8997120.228799999 um^2.
+2022-12-03 14:16:11 +0000: Memory Usage (842224K) : Total no. of polygons in the design is 1765509
+2022-12-03 14:16:12 +0000: Memory Usage (842224K) : Initialization and base layers definition.
+2022-12-03 14:16:12 +0000: Memory Usage (842224K) : Starting GF180MCU DRC rules.
+2022-12-03 14:16:12 +0000: Memory Usage (842224K) : OFFGRID-ANGLES section
+2022-12-03 14:16:12 +0000: Memory Usage (842224K) : Executing rule comp_OFFGRID
+2022-12-03 14:16:12 +0000: Memory Usage (842224K) : Executing rule dnwell_OFFGRID
+2022-12-03 14:16:12 +0000: Memory Usage (842224K) : Executing rule nwell_OFFGRID
+2022-12-03 14:16:12 +0000: Memory Usage (842224K) : Executing rule lvpwell_OFFGRID
+2022-12-03 14:16:12 +0000: Memory Usage (842224K) : Executing rule dualgate_OFFGRID
+2022-12-03 14:16:12 +0000: Memory Usage (842224K) : Executing rule poly2_OFFGRID
+2022-12-03 14:16:13 +0000: Memory Usage (842224K) : Executing rule nplus_OFFGRID
+2022-12-03 14:16:14 +0000: Memory Usage (842224K) : Executing rule pplus_OFFGRID
+2022-12-03 14:16:14 +0000: Memory Usage (842224K) : Executing rule sab_OFFGRID
+2022-12-03 14:16:14 +0000: Memory Usage (842224K) : Executing rule esd_OFFGRID
+2022-12-03 14:16:14 +0000: Memory Usage (842224K) : Executing rule contact_OFFGRID
+2022-12-03 14:16:19 +0000: Memory Usage (842224K) : Executing rule metal1_OFFGRID
+2022-12-03 14:16:21 +0000: Memory Usage (878696K) : Executing rule via1_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule metal2_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule via2_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule metal3_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule via3_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule metal4_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule via4_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule metal5_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule via5_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule metaltop_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule pad_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule resistor_OFFGRID
+2022-12-03 14:16:22 +0000: Memory Usage (878696K) : Executing rule fhres_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule fusetop_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule fusewindow_d_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule polyfuse_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule mvsd_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule mvpsd_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule nat_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule comp_dummy_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule poly2_dummy_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule metal1_dummy_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule metal2_dummy_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule metal3_dummy_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule metal4_dummy_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule metal5_dummy_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule metaltop_dummy_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule comp_label_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule poly2_label_OFFGRID
+2022-12-03 14:16:23 +0000: Memory Usage (878696K) : Executing rule metal1_label_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metal2_label_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metal3_label_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metal4_label_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metal5_label_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metaltop_label_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metal1_slot_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metal2_slot_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metal3_slot_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metal4_slot_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metal5_slot_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule metaltop_slot_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule ubmpperi_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule ubmparray_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule ubmeplate_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule schottky_diode_OFFGRID
+2022-12-03 14:16:24 +0000: Memory Usage (878696K) : Executing rule zener_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule res_mk_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule opc_drc_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule ndmy_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule pmndmy_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule v5_xtor_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule cap_mk_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule mos_cap_mk_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule ind_mk_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule diode_mk_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule drc_bjt_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule lvs_bjt_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule mim_l_mk_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule latchup_mk_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule guard_ring_mk_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule otp_mk_OFFGRID
+2022-12-03 14:16:25 +0000: Memory Usage (878696K) : Executing rule mtpmark_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule neo_ee_mk_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule sramcore_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule lvs_rf_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule lvs_drain_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule hvpolyrs_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule lvs_io_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule probe_mk_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule esd_mk_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule lvs_source_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule well_diode_mk_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule ldmos_xtor_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule plfuse_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule efuse_mk_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule mcell_feol_mk_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule ymtp_mk_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule dev_wf_mk_OFFGRID
+2022-12-03 14:16:26 +0000: Memory Usage (878696K) : Executing rule metal1_blk_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metal2_blk_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metal3_blk_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metal4_blk_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metal5_blk_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metalt_blk_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule pr_bndry_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule mdiode_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metal1_res_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metal2_res_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metal3_res_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metal4_res_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metal5_res_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule metal6_res_OFFGRID
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : Executing rule border_OFFGRID
+VmPeak: 959000 kB
+VmHWM: 670164 kB
+2022-12-03 14:16:27 +0000: Memory Usage (878696K) : DRC Total Run time 26.194519 seconds
diff --git a/mpw_precheck/logs/klayout_offgrid_check.total b/mpw_precheck/logs/klayout_offgrid_check.total
new file mode 100644
index 0000000..c227083
--- /dev/null
+++ b/mpw_precheck/logs/klayout_offgrid_check.total
@@ -0,0 +1 @@
+0
\ No newline at end of file
diff --git a/mpw_precheck/logs/pdks.info b/mpw_precheck/logs/pdks.info
new file mode 100644
index 0000000..4f2aac5
--- /dev/null
+++ b/mpw_precheck/logs/pdks.info
@@ -0,0 +1,2 @@
+Open PDKs 0059588eebfc704681dc2368bd1d33d96281d10f
+GF180MCUC PDK a897aa30369d3bcec87d9d50ce9b01f320f854ef
\ No newline at end of file
diff --git a/mpw_precheck/logs/precheck.log b/mpw_precheck/logs/precheck.log
new file mode 100644
index 0000000..61abe48
--- /dev/null
+++ b/mpw_precheck/logs/precheck.log
@@ -0,0 +1,33 @@
+2022-12-03 13:52:09 - [INFO] - {{Project Git Info}} Repository: https://github.com/proppy/tiny_user_project_inverter.git | Branch: main | Commit: ea4b0971c66d762bc141a98a3775a0a73bd7e577
+2022-12-03 13:52:09 - [INFO] - {{EXTRACTING FILES}} Extracting compressed files in: tiny_user_project_inverter
+2022-12-03 13:52:09 - [INFO] - {{Project Type Info}} digital
+2022-12-03 13:52:09 - [INFO] - {{Project GDS Info}} user_project_wrapper: 208660828f647fcd16fd0933560f7825b4626344
+2022-12-03 13:52:09 - [INFO] - {{Tools Info}} KLayout: v0.27.12 | Magic: v8.3.340
+2022-12-03 13:52:09 - [INFO] - {{PDKs Info}} GF180MCUC: a897aa30369d3bcec87d9d50ce9b01f320f854ef | Open PDKs: 0059588eebfc704681dc2368bd1d33d96281d10f
+2022-12-03 13:52:09 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/logs'
+2022-12-03 13:52:09 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: [License, Klayout FEOL, Klayout BEOL, Klayout Offgrid]
+2022-12-03 13:52:09 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 4: License
+2022-12-03 13:52:10 - [INFO] - An approved LICENSE (Apache-2.0) was found in tiny_user_project_inverter.
+2022-12-03 13:52:10 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root.
+2022-12-03 13:52:11 - [INFO] - An approved LICENSE (Apache-2.0) was found in tiny_user_project_inverter.
+2022-12-03 13:52:11 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules
+2022-12-03 13:52:11 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 23 non-compliant file(s) with the SPDX Standard.
+2022-12-03 13:52:11 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['tiny_user_project_inverter/configure.py', 'tiny_user_project_inverter/openlane/tiny_user_project/config.json', 'tiny_user_project_inverter/sdc/tiny_user_project.sdc', 'tiny_user_project_inverter/sdc/user_module.sdc', 'tiny_user_project_inverter/sdc/user_project_wrapper.sdc', 'tiny_user_project_inverter/sdf/tiny_user_project.sdf', 'tiny_user_project_inverter/sdf/user_module.sdf', 'tiny_user_project_inverter/sdf/user_project_wrapper.sdf', 'tiny_user_project_inverter/sdf/multicorner/nom/user_project_wrapper.ff.sdf', 'tiny_user_project_inverter/sdf/multicorner/nom/user_project_wrapper.ss.sdf', 'tiny_user_project_inverter/sdf/multicorner/nom/user_project_wrapper.tt.sdf', 'tiny_user_project_inverter/spef/tiny_user_project.spef', 'tiny_user_project_inverter/spef/user_module.spef', 'tiny_user_project_inverter/spef/user_project_wrapper.spef', 'tiny_user_project_inverter/spef/multicorner/user_project_wrapper.nom.spef']
+2022-12-03 13:52:11 - [INFO] - For the full SPDX compliance report check: tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/logs/spdx_compliance_report.log
+2022-12-03 13:52:11 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 4: Klayout FEOL
+2022-12-03 13:52:11 - [INFO] - in CUSTOM klayout_gds_drc_check
+2022-12-03 13:52:11 - [INFO] - run: klayout -b -r /opt/checks/tech-files/gf180mcuC_mr.drc -rd input=tiny_user_project_inverter/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/outputs/reports/klayout_feol_check.xml -rd feol=true -rd metal_top=9K -rd mim_option=B -rd metal_level=5LM -rd conn_drc=true >& tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/logs/klayout_feol_check.log
+2022-12-03 14:04:04 - [INFO] - No DRC Violations found
+2022-12-03 14:04:04 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
+2022-12-03 14:04:04 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 4: Klayout BEOL
+2022-12-03 14:04:04 - [INFO] - in CUSTOM klayout_gds_drc_check
+2022-12-03 14:04:04 - [INFO] - run: klayout -b -r /opt/checks/tech-files/gf180mcuC_mr.drc -rd input=tiny_user_project_inverter/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/outputs/reports/klayout_beol_check.xml -rd beol=true -rd metal_top=9K -rd mim_option=B -rd metal_level=5LM -rd conn_drc=true >& tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/logs/klayout_beol_check.log
+2022-12-03 14:16:00 - [INFO] - No DRC Violations found
+2022-12-03 14:16:00 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
+2022-12-03 14:16:00 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 4: Klayout Offgrid
+2022-12-03 14:16:00 - [INFO] - in CUSTOM klayout_gds_drc_check
+2022-12-03 14:16:00 - [INFO] - run: klayout -b -r /opt/checks/tech-files/gf180mcuC_mr.drc -rd input=tiny_user_project_inverter/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/outputs/reports/klayout_offgrid_check.xml -rd offgrid=true -rd metal_top=9K -rd mim_option=B -rd metal_level=5LM -rd conn_drc=true >& tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/logs/klayout_offgrid_check.log
+2022-12-03 14:16:28 - [INFO] - No DRC Violations found
+2022-12-03 14:16:28 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations.
+2022-12-03 14:16:28 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'tiny_user_project_inverter/jobs/mpw_precheck/6bf939cc-f874-4ae5-acc1-0371c7f645ea/logs'
+2022-12-03 14:16:28 - [INFO] - {{SUCCESS}} All Checks Passed !!!
diff --git a/mpw_precheck/logs/spdx_compliance_report.log b/mpw_precheck/logs/spdx_compliance_report.log
new file mode 100644
index 0000000..0112704
--- /dev/null
+++ b/mpw_precheck/logs/spdx_compliance_report.log
@@ -0,0 +1,23 @@
+/root/tiny_user_project_inverter/configure.py
+/root/tiny_user_project_inverter/openlane/tiny_user_project/config.json
+/root/tiny_user_project_inverter/sdc/tiny_user_project.sdc
+/root/tiny_user_project_inverter/sdc/user_module.sdc
+/root/tiny_user_project_inverter/sdc/user_project_wrapper.sdc
+/root/tiny_user_project_inverter/sdf/tiny_user_project.sdf
+/root/tiny_user_project_inverter/sdf/user_module.sdf
+/root/tiny_user_project_inverter/sdf/user_project_wrapper.sdf
+/root/tiny_user_project_inverter/sdf/multicorner/nom/user_project_wrapper.ff.sdf
+/root/tiny_user_project_inverter/sdf/multicorner/nom/user_project_wrapper.ss.sdf
+/root/tiny_user_project_inverter/sdf/multicorner/nom/user_project_wrapper.tt.sdf
+/root/tiny_user_project_inverter/spef/tiny_user_project.spef
+/root/tiny_user_project_inverter/spef/user_module.spef
+/root/tiny_user_project_inverter/spef/user_project_wrapper.spef
+/root/tiny_user_project_inverter/spef/multicorner/user_project_wrapper.nom.spef
+/root/tiny_user_project_inverter/verilog/includes/includes.gl+sdf.caravel_user_project
+/root/tiny_user_project_inverter/verilog/includes/includes.gl.caravel_user_project
+/root/tiny_user_project_inverter/verilog/includes/includes.rtl.caravel_user_project
+/root/tiny_user_project_inverter/verilog/rtl/cells.v
+/root/tiny_user_project_inverter/verilog/rtl/tiny_user_project.v
+/root/tiny_user_project_inverter/verilog/rtl/tiny_user_project.v.jinja2
+/root/tiny_user_project_inverter/verilog/rtl/user_module.v
+/root/tiny_user_project_inverter/verilog/rtl/wokwi_diagram.json
diff --git a/mpw_precheck/logs/tools.info b/mpw_precheck/logs/tools.info
new file mode 100644
index 0000000..4056146
--- /dev/null
+++ b/mpw_precheck/logs/tools.info
@@ -0,0 +1,2 @@
+KLayout: 0.27.12
+Magic: 8.3.340
\ No newline at end of file
diff --git a/mpw_precheck/outputs/reports/klayout_beol_check.xml b/mpw_precheck/outputs/reports/klayout_beol_check.xml
new file mode 100644
index 0000000..692690d
--- /dev/null
+++ b/mpw_precheck/outputs/reports/klayout_beol_check.xml
@@ -0,0 +1,1683 @@
+<?xml version="1.0" encoding="utf-8"?>
+<report-database>
+ <description>DRC Run Report at</description>
+ <original-file/>
+ <generator>drc: script='/opt/checks/tech-files/gf180mcuC_mr.drc'</generator>
+ <top-cell>user_project_wrapper</top-cell>
+ <tags>
+ </tags>
+ <categories>
+ <category>
+ <name>M1.1</name>
+ <description>M1.1 : min. metal1 width : 0.23µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M1.2a</name>
+ <description>M1.2a : min. metal1 spacing : 0.23µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M1.2b</name>
+ <description>M1.2b : Space to wide Metal1 (length & width > 10um) : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M1.3</name>
+ <description>M1.3 : Minimum Metal1 area : 0.1444µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M2.1</name>
+ <description>M2.1 : min. metal2 width : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M2.2a</name>
+ <description>M2.2a : min. metal2 spacing : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M2.2b</name>
+ <description>M2.2b : Space to wide Metal2 (length & width > 10um) : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M2.3</name>
+ <description>M2.3 : Minimum metal2 area : 0.1444µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M3.1</name>
+ <description>M3.1 : min. metal3 width : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M3.2a</name>
+ <description>M3.2a : min. metal3 spacing : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M3.2b</name>
+ <description>M3.2b : Space to wide Metal3 (length & width > 10um) : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M3.3</name>
+ <description>M3.3 : Minimum metal3 area : 0.1444µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M4.1</name>
+ <description>M4.1 : min. metal4 width : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M4.2a</name>
+ <description>M4.2a : min. metal4 spacing : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M4.2b</name>
+ <description>M4.2b : Space to wide Metal4 (length & width > 10um) : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M4.3</name>
+ <description>M4.3 : Minimum metal4 area : 0.1444µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M5.1</name>
+ <description>M5.1 : min. metal5 width : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M5.2a</name>
+ <description>M5.2a : min. metal5 spacing : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M5.2b</name>
+ <description>M5.2b : Space to wide Metal5 (length & width > 10um) : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>M5.3</name>
+ <description>M5.3 : Minimum metal5 area : 0.1444µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V1.1</name>
+ <description>V1.1 : Min/max Via1 size . : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V1.2a</name>
+ <description>V1.2a : min. via1 spacing : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V1.2b</name>
+ <description>V1.2b : Via1 Space in 4x4 or larger via1 array : 0.36µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V1.3a</name>
+ <description>V1.3a : metal-1 overlap of via1.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V1.3c</name>
+ <description>V1.3c : metal-1 (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V1.3d</name>
+ <description>V1.3d : If metal-1 overlap via1 by < 0.04um on one side, adjacent metal-1 edges overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V1.4a</name>
+ <description>V1.4a : metal-2 overlap of via1.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V1.4b</name>
+ <description>V1.4b : metal-2 (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V1.4c</name>
+ <description>V1.4c : If metal-2 overlap via1 by < 0.04um on one side, adjacent metal-2 edges overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V2.1</name>
+ <description>V2.1 : Min/max Via2 size . : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V2.2a</name>
+ <description>V2.2a : min. via2 spacing : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V2.2b</name>
+ <description>V2.2b : Via2 Space in 4x4 or larger via2 array : 0.36µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V2.3b</name>
+ <description>V2.3b : metal2 overlap of via2.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V2.3c</name>
+ <description>V2.3c : metal2 (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V2.3d</name>
+ <description>V2.3d : If metal2 overlap via2 by < 0.04um on one side, adjacent metal2 edges overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V2.4a</name>
+ <description>V2.4a : metal3 overlap of via2.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V2.4b</name>
+ <description>V2.4b : metal3 (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V2.4c</name>
+ <description>V2.4c : If metal3 overlap via2 by < 0.04um on one side, adjacent metal3 edges overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V3.1</name>
+ <description>V3.1 : Min/max Via3 size . : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V3.2a</name>
+ <description>V3.2a : min. via3 spacing : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V3.2b</name>
+ <description>V3.2b : Via3 Space in 4x4 or larger via3 array : 0.36µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V3.3b</name>
+ <description>V3.3b : metal3 overlap of via3.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V3.3c</name>
+ <description>V3.3c : metal3 (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V3.3d</name>
+ <description>V3.3d : If metal3 overlap via3 by < 0.04um on one side, adjacent metal3 edges overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V3.4a</name>
+ <description>V3.4a : metal4 overlap of via3.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V3.4b</name>
+ <description>V3.4b : metal4 (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V3.4c</name>
+ <description>V3.4c : If metal4 overlap via3 by < 0.04um on one side, adjacent metal4 edges overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V4.1</name>
+ <description>V4.1 : Min/max Via4 size . : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V4.2a</name>
+ <description>V4.2a : min. via4 spacing : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V4.2b</name>
+ <description>V4.2b : Via4 Space in 4x4 or larger Vian array : 0.36µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V4.3b</name>
+ <description>V4.3b : metal4 overlap of via4.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V4.3c</name>
+ <description>V4.3c : metal4 (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V4.3d</name>
+ <description>V4.3d : If metal4 overlap Vian by < 0.04um on one side, adjacent metal4 edges overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V4.4a</name>
+ <description>V4.4a : metal5 overlap of via4.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V4.4b</name>
+ <description>V4.4b : metal5 (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V4.4c</name>
+ <description>V4.4c : If metal5 overlap via4 by < 0.04um on one side, adjacent metal5 edges overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V5.1</name>
+ <description>V5.1 : Min/max Via5 size . : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V5.2a</name>
+ <description>V5.2a : min. via5 spacing : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V5.2b</name>
+ <description>V5.2b : Via5 Space in 4x4 or larger via5 array : 0.36µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V5.3b</name>
+ <description>V5.3b : metal5 overlap of via5.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V5.3c</name>
+ <description>V5.3c : metal5 (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V5.3d</name>
+ <description>V5.3d : If metal5 overlap via5 by < 0.04um on one side, adjacent metal5 edges overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V5.4a</name>
+ <description>V5.4a : metaltop overlap of via5.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V5.4b</name>
+ <description>V5.4b : metaltop (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>V5.4c</name>
+ <description>V5.4c : If metaltop overlap via5 by < 0.04um on one side, adjacent metaltop edges overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MT.1</name>
+ <description>MT.1 : min. metaltop width : 0.44µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MT.2a</name>
+ <description>MT.2a : min. metaltop spacing : 0.46µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MT.4</name>
+ <description>MT.4 : Minimum MetalTop area : 0.5625µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MC.1</name>
+ <description>MC.1 : min. mcell width : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MC.2</name>
+ <description>MC.2 : min. mcell spacing : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MC.3</name>
+ <description>MC.3 : Minimum Mcell area : 0.35µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MC.4</name>
+ <description>MC.4 : Minimum area enclosed by Mcell : 0.35µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PRES.1</name>
+ <description>PRES.1 : Minimum width of Poly2 resistor. : 0.8µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PRES.2</name>
+ <description>PRES.2 : Minimum space between Poly2 resistors. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PRES.3</name>
+ <description>PRES.3 : Minimum space from Poly2 resistor to COMP.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PRES.4</name>
+ <description>PRES.4 : Minimum space from Poly2 resistor to unrelated Poly2. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PRES.5</name>
+ <description>PRES.5 : Minimum Plus implant overlap of Poly2 resistor. : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PRES.6</name>
+ <description>PRES.6 : Minimum salicide block overlap of Poly2 resistor in width direction. : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PRES.7</name>
+ <description>PRES.7 : Space from salicide block to contact on Poly2 resistor.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PRES.9a</name>
+ <description>PRES.9a : Pplus Poly2 resistor shall be covered by RES_MK marking. RES_MK length shall be coincide with resistor length (Defined by SAB length) and width covering the width of Poly2.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PRES.9b</name>
+ <description>PRES.9b : If the size of single RES_MK mark layer is greater than 15000um2 and both side (X and Y) are greater than 80um. then the minimum spacing to adjacent RES_MK layer. : 20µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LRES.1</name>
+ <description>LRES.1 : Minimum width of Poly2 resistor. : 0.8µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LRES.2</name>
+ <description>LRES.2 : Minimum space between Poly2 resistors. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LRES.3</name>
+ <description>LRES.3 : Minimum space from Poly2 resistor to COMP.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LRES.4</name>
+ <description>LRES.4 : Minimum space from Poly2 resistor to unrelated Poly2. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LRES.5</name>
+ <description>LRES.5 : Minimum Nplus implant overlap of Poly2 resistor. : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LRES.6</name>
+ <description>LRES.6 : Minimum salicide block overlap of Poly2 resistor in width direction. : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LRES.7</name>
+ <description>LRES.7 : Space from salicide block to contact on Poly2 resistor.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LRES.9a</name>
+ <description>LRES.9a : Nplus Poly2 resistor shall be covered by RES_MK marking. RES_MK length shall be coincide with resistor length (Defined by SAB length) and width covering the width of Poly2. </description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LRES.9b</name>
+ <description>LRES.9b : If the size of single RES_MK mark layer is greater than 15000um2 and both side (X and Y) are greater than 80um. then the minimum spacing to adjacent RES_MK layer. : 20µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.1</name>
+ <description>HRES.1 : Minimum space. Note : Merge if the spacing is less than 0.4 um. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.2</name>
+ <description>HRES.2 : Minimum width of Poly2 resistor. : 1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.3</name>
+ <description>HRES.3 : Minimum space between Poly2 resistors. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.4</name>
+ <description>HRES.4 : Minimum RESISTOR overlap of Poly2 resistor. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.5</name>
+ <description>HRES.5 : Minimum RESISTOR space to unrelated Poly2. : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.6</name>
+ <description>HRES.6 : Minimum RESISTOR space to COMP.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.7</name>
+ <description>HRES.7 : Minimum Pplus overlap of contact on Poly2 resistor. : 0.2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.8</name>
+ <description>HRES.8 : Space from salicide block to contact on Poly2 resistor.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.9</name>
+ <description>HRES.9 : Minimum salicide block overlap of Poly2 resistor in width direction.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.10</name>
+ <description>HRES.10 : Minimum & maximum Pplus overlap of SAB.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.12a</name>
+ <description>HRES.12a : P type Poly2 resistor (high sheet rho) shall be covered by RES_MK marking. RES_MK length shall be coincide with resistor length (Defined by Pplus space) and width covering the width of Poly2. </description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>HRES.12b</name>
+ <description>HRES.12b : If the size of single RES_MK mark layer is greater than 15000 um2 and both side (X and Y) are greater than 80 um. Then the minimum spacing to adjacent RES_MK layer. : 20µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.1</name>
+ <description>MIMTM.1 : Minimum MiM bottom plate spacing to the bottom plate metal (whether adjacent MiM or routing metal). : 1.2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.2</name>
+ <description>MIMTM.2 : Minimum MiM bottom plate overlap of Vian-1 layer. [This is applicable for Vian-1 within 1.06um oversize of FuseTop layer (referenced to virtual bottom plate)]. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.3</name>
+ <description>MIMTM.3 : Minimum MiM bottom plate overlap of Top plate.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.4</name>
+ <description>MIMTM.4 : Minimum MiM top plate (FuseTop) overlap of Vian-1. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.5</name>
+ <description>MIMTM.5 : Minimum spacing between top plate and the Vian-1 connecting to the bottom plate. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.6</name>
+ <description>MIMTM.6 : Minimum spacing between unrelated top plates. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.7</name>
+ <description>MIMTM.7 : Min FuseTop enclosure by CAP_MK.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.8a</name>
+ <description>MIMTM.8a : Minimum MIM cap area (defined by FuseTop area) (um2). : 25µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.8b</name>
+ <description>MIMTM.8b : Maximum single MIM Cap area (Use multiple MIM caps in parallel connection if bigger capacitors are required) (um2). : 10000µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.9</name>
+ <description>MIMTM.9 : Min. Via (Vian-1) spacing for sea of Via on MIM top plate. : 0.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.10</name>
+ <description>MIMTM.10 : (a) There cannot be any Vian-2 touching MIM bottom plate Metaln-1. (b) MIM bottom plate Metaln-1 can only be connected through the higher Via (Vian-1).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MIMTM.11</name>
+ <description>MIMTM.11 : Bottom plate of multiple MIM caps can be shared (for common nodes) as long as total MIM area with that single common plate does not exceed MIMTM.8b rule. : -µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.1</name>
+ <description>NAT.1 : Min. NAT Overlap of COMP of Native Vt NMOS. : 2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.2</name>
+ <description>NAT.2 : Space to unrelated COMP (outside NAT). : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.3</name>
+ <description>NAT.3 : Space to NWell edge. : 0.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.4</name>
+ <description>NAT.4 : Minimum channel length for 3.3V Native Vt NMOS (For smaller L Ioff will be higher than Spec). : 1.8µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.5</name>
+ <description>NAT.5 : Minimum channel length for 6.0V Native Vt NMOS (For smaller L Ioff will be higher than Spec). : 1.8µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.6</name>
+ <description>NAT.6 : Two or more COMPs if connected to different potential are not allowed under same NAT layer.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.7</name>
+ <description>NAT.7 : Minimum NAT to NAT spacing. : 0.74µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.8</name>
+ <description>NAT.8 : Min. Dualgate overlap of NAT (for 5V/6V) native VT NMOS only.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.9</name>
+ <description>NAT.9 : Poly interconnect under NAT layer is not allowed, minimum spacing of un-related poly from the NAT layer.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.10</name>
+ <description>NAT.10 : Nwell, inside NAT layer are not allowed.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.11</name>
+ <description>NAT.11 : NCOMP not intersecting to Poly2, is not allowed inside NAT layer.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NAT.12</name>
+ <description>NAT.12 : Poly2 not intersecting with COMP is not allowed inside NAT (Poly2 resistor is not allowed inside NAT).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>BJT.1</name>
+ <description>BJT.1 : Min. DRC_BJT overlap of DNWELL for NPN BJT.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>BJT.2</name>
+ <description>BJT.2 : Min. DRC_BJT overlap of PCOM in Psub.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>BJT.3</name>
+ <description>BJT.3 : Minimum space of DRC_BJT layer to unrelated COMP. : 0.1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DE.2</name>
+ <description>DE.2 : Minimum NDMY or PMNDMY size (x or y dimension in um). : 0.8µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DE.3</name>
+ <description>DE.3 : If size greater than 15000 um2 then two sides should not be greater than (um).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DE.4</name>
+ <description>DE.4 : Minimum NDMY to NDMY space (Merge if space is less). : 20µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LVS_BJT.1</name>
+ <description>LVS_BJT.1 : Minimum LVS_BJT enclosure of NPN or PNP Emitter COMP layers</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.DF.3a</name>
+ <description>O.DF.3a : Min. COMP Space. P-substrate tap (PCOMP outside NWELL) can be butted for different voltage devices as the potential is same. : 0.24µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.DF.6</name>
+ <description>O.DF.6 : Min. COMP extend beyond poly2 (it also means source/drain overhang). : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.DF.9</name>
+ <description>O.DF.9 : Min. COMP area (um2). : 0.1444µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.PL.2</name>
+ <description>O.PL.2 : Min. poly2 width. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.PL.3a</name>
+ <description>O.PL.3a : Min. poly2 Space on COMP. : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.PL.4</name>
+ <description>O.PL.4 : Min. extension beyond COMP to form Poly2 end cap. : 0.14µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.SB.2</name>
+ <description>O.SB.2 : Min. salicide Block Space. : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.SB.3</name>
+ <description>O.SB.3 : Min. space from salicide block to unrelated COMP. : 0.09µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.SB.4</name>
+ <description>O.SB.4 : Min. space from salicide block to contact.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.SB.5b_3.3V</name>
+ <description>O.SB.5b_3.3V : Min. space from salicide block to unrelated Poly2 on COMP. : 0.1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.SB.9</name>
+ <description>O.SB.9 : Min. salicide block extension beyond unsalicided Poly2. : 0.1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.SB.11</name>
+ <description>O.SB.11 : Min. salicide block overlap with COMP. : 0.04µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.SB.13_3.3V</name>
+ <description>O.SB.13_3.3V : Min. area of silicide block (um2). : 1.488µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.SB.13_5V</name>
+ <description>O.SB.13_5V : Min. area of silicide block (um2). : 2µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.CO.7</name>
+ <description>O.CO.7 : Min. space from COMP contact to Poly2 on COMP. : 0.13µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>O.PL.ORT</name>
+ <description>O.PL.ORT : Orientation-restricted gates must have the gate width aligned along the X-axis (poly line running horizontally) in reference to wafer notch down. : 0µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.01</name>
+ <description>EF.01 : Min. (Poly2 butt PLFUSE) within EFUSE_MK and Pplus.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.02</name>
+ <description>EF.02 : Min. Max. PLFUSE width. : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.03</name>
+ <description>EF.03 : Min. Max. PLFUSE length. : 1.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.04a</name>
+ <description>EF.04a : Min. Max. PLFUSE overlap Poly2 (coinciding permitted) and touch cathode and anode.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.04b</name>
+ <description>EF.04b : PLFUSE must be rectangular. : -µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.04c</name>
+ <description>EF.04c : Cathode Poly2 must be rectangular. : -µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.04d</name>
+ <description>EF.04d : Anode Poly2 must be rectangular. : -µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.05</name>
+ <description>EF.05 : Min./Max. LVS_Source overlap Poly2 (at Anode).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.06</name>
+ <description>EF.06 : Min./Max. Cathode Poly2 width. : 2.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.07</name>
+ <description>EF.07 : Min./Max. Cathode Poly2 length. : 1.84µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.08</name>
+ <description>EF.08 : Min./Max. Anode Poly2 width. : 1.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.09</name>
+ <description>EF.09 : Min./Max. Anode Poly2 length. : 2.43µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.10</name>
+ <description>EF.10 : Min. Cathode Poly2 to Poly2 space. : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.11</name>
+ <description>EF.11 : Min. Anode Poly2 to Poly2 space. : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.12</name>
+ <description>EF.12 : Min. Space of Cathode Contact to PLFUSE end.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.13</name>
+ <description>EF.13 : Min. Space of Anode Contact to PLFUSE end.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.14</name>
+ <description>EF.14 : Min. EFUSE_MK enclose LVS_Source.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.15</name>
+ <description>EF.15 : NO Contact is allowed to touch PLFUSE.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.16a</name>
+ <description>EF.16a : Cathode must contain exact number of Contacts at each ends. : 4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.16b</name>
+ <description>EF.16b : Anode must contain exact number of Contacts at each ends. : 4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.17</name>
+ <description>EF.17 : Min. Space of EFUSE_MK to EFUSE_MK. : 0.26µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.18</name>
+ <description>EF.18 : PLFUSE must sit on field oxide (NOT COMP), no cross with any COMP, Nplus, Pplus, ESD, SAB, Resistor, Metal1, Metal2.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.19</name>
+ <description>EF.19 : Min. PLFUSE space to Metal1, Metal2.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.20</name>
+ <description>EF.20 : Min. PLFUSE space to COMP, Nplus, Pplus, Resistor, ESD, SAB. : 2.73µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.21</name>
+ <description>EF.21 : Min./Max. eFUSE Poly2 length. : 5.53µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.22a</name>
+ <description>EF.22a : Min./Max. Cathode Poly2 overlap with PLFUSE in width direction. : 1.04µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>EF.22b</name>
+ <description>EF.22b : Min./Max. Anode Poly2 overlap with PLFUSE in width direction. : 0.44µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.1</name>
+ <description>MDN.1 : Min MVSD width (for litho purpose). : 1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.2a</name>
+ <description>MDN.2a : Min MVSD space [Same Potential]. : 1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.2b</name>
+ <description>MDN.2b : Min MVSD space [Diff Potential]. : 2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.3a</name>
+ <description>MDN.3a : Min transistor channel length. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.3b</name>
+ <description>MDN.3b : Max transistor channel length.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.4a</name>
+ <description>MDN.4a : Min transistor channel width. : 4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.4b</name>
+ <description>MDN.4b : Max transistor channel width.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.5ai</name>
+ <description>MDN.5ai : Min PCOMP (Pplus AND COMP) space to LDNMOS Drain MVSD (source and body tap non-butted). PCOMP (Pplus AND COMP) intercept with LDNMOS Drain MVSD is not allowed.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.5aii</name>
+ <description>MDN.5aii : Min PCOMP (Pplus AND COMP) space to LDNMOS Drain MVSD (source and body tap butted). PCOMP (Pplus AND COMP) intercept with LDNMOS Drain MVSD is not allowed. : 0.92µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.5b</name>
+ <description>MDN.5b : Min PCOMP (Pplus AND COMP) space to LDNMOS Source (Nplus AND COMP). Use butted source and p-substrate tab otherwise and that is good for Latch-up immunity as well.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.5c</name>
+ <description>MDN.5c : Maximum distance of the nearest edge of the substrate tab from NCOMP edge. : 15µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.6</name>
+ <description>MDN.6 : ALL LDNMOS shall be covered by Dualgate layer.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.6a</name>
+ <description>MDN.6a : Min Dualgate enclose NCOMP.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.7</name>
+ <description>MDN.7 : Each LDNMOS shall be covered by LDMOS_XTOR (GDS#226) mark layer.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.7a</name>
+ <description>MDN.7a : Min LDMOS_XTOR enclose Dualgate.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.8a</name>
+ <description>MDN.8a : Min LDNMOS drain MVSD space to any other equal potential Nwell space.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.8b</name>
+ <description>MDN.8b : Min LDNMOS drain MVSD space to any other different potential Nwell space.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.9</name>
+ <description>MDN.9 : Min LDNMOS drain MVSD space to NCOMP (Nplus AND COMP) outside LDNMOS drain MVSD. : 4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.10a</name>
+ <description>MDN.10a : Min LDNMOS POLY2 width. : 1.2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.10b</name>
+ <description>MDN.10b : Min POLY2 extension beyond COMP in the width direction of the transistor (other than the LDNMOS drain direction). : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.10c</name>
+ <description>MDN.10c : Min/Max POLY2 extension beyond COMP on the field towards LDNMOS drain COMP direction.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.10d</name>
+ <description>MDN.10d : Min/Max POLY2 on field space to LDNMOS drain COMP.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.10ei</name>
+ <description>MDN.10ei : Min POLY2 space to Psub tap (source and body tap non-butted).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.10eii</name>
+ <description>MDN.10eii : Min POLY2 space to Psub tap (source and body tap butted). : 0.32µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.10f</name>
+ <description>MDN.10f : Poly2 interconnect in HV region (LDMOS_XTOR marked region) not allowed. Also, any Poly2 interconnect with poly2 to substrate potential greater than 6V is not allowed.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.11</name>
+ <description>MDN.11 : Min/Max MVSD overlap channel COMP ((((LDMOS_XTOR AND MVSD) AND COMP) AND POLY2) AND NPlus).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.12</name>
+ <description>MDN.12 : Min MVSD enclose NCOMP in the LDNMOS drain and in the direction along the transistor width.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.13a</name>
+ <description>MDN.13a : Max single finger width. : 50µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.13b</name>
+ <description>MDN.13b : Layout shall have alternative source & drain.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.13c</name>
+ <description>MDN.13c : Both sides of the transistor shall be terminated by source.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.13d</name>
+ <description>MDN.13d : Every two poly fingers shall be surrounded by a P-sub guard ring. (Exclude the case when each LDNMOS transistor have full width butting to well tap).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.14</name>
+ <description>MDN.14 : Min MVSD space to any DNWELL.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.15a</name>
+ <description>MDN.15a : Min LDNMOS drain COMP width. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.15b</name>
+ <description>MDN.15b : Min LDNMOS drain COMP enclose contact. : 0µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDN.17</name>
+ <description>MDN.17 : It is recommended to surround the LDNMOS transistor with non-broken Psub guard ring to improve the latch up immunity. Guideline to improve the latch up immunity.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.1</name>
+ <description>MDP.1 : Minimum transistor channel length. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.1a</name>
+ <description>MDP.1a : Max transistor channel length.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.2</name>
+ <description>MDP.2 : Minimum transistor channel width. : 4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.3</name>
+ <description>MDP.3 : Each LDPMOS shall be surrounded by non-broken Nplus guard ring inside DNWELL</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.3ai</name>
+ <description>MDP.3ai : Min NCOMP (Nplus AND COMP) space to MVPSD (source and body tap non-butted). NCOMP (Nplus AND COMP) intercept with MVPSD is not allowed.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.3aii</name>
+ <description>MDP.3aii : Min NCOMP (Nplus AND COMP) space to MVPSD (source and body tap butted). NCOMP (Nplus AND COMP) intercept with MVPSD is not allowed.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.3b</name>
+ <description>MDP.3b : Min NCOMP (Nplus AND COMP) space to PCOMP in DNWELL (Pplus AND COMP AND DNWELL). Use butted source and DNWELL contacts otherwise and that is best for Latch-up immunity as well. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.3c</name>
+ <description>MDP.3c : Maximum distance of the nearest edge of the DNWELL tab (NCOMP inside DNWELL) from PCOMP edge (PCOMP inside DNWELL). : 15µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.3d</name>
+ <description>MDP.3d : The metal connection for the Nplus guard ring recommended to be continuous. The maximum gap between this metal if broken. Note: To put maximum number of contact under metal for better manufacturability and reliability. : 10µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.4</name>
+ <description>MDP.4 : DNWELL covering LDPMOS shall be surrounded by non broken Pplus guard. The metal connection for the Pplus guard ring recommended to be continuous, The maximum gap between this metal if broken. Note: To put maximum number of contact under metal for better manufacturability and reliability.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.4a</name>
+ <description>MDP.4a : Min PCOMP (Pplus AND COMP) space to DNWELL. : 2.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.4b</name>
+ <description>MDP.4b : Maximum distance of the nearest edge of the DNWELL from the PCOMP Guard ring outside DNWELL. : 15µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.5</name>
+ <description>MDP.5 : Each LDPMOS shall be covered by Dualgate layer.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.5a</name>
+ <description>MDP.5a : Minimum Dualgate enclose Plus guarding ring PCOMP (Pplus AND COMP). : 0.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.6</name>
+ <description>MDP.6 : Each LDPMOS shall be covered by LDMOS_XTOR (GDS#226) layer.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.6a</name>
+ <description>MDP.6a : Minimum LDMOS_XTOR enclose Dualgate.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.7</name>
+ <description>MDP.7 : Minimum LDMOS_XTOR layer space to Nwell outside LDMOS_XTOR. : 2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.8</name>
+ <description>MDP.8 : Minimum LDMOS_XTOR layer space to NCOMP outside LDMOS_XTOR. : 1.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.9a</name>
+ <description>MDP.9a : Min LDPMOS POLY2 width. : 1.2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.9b</name>
+ <description>MDP.9b : Min POLY2 extension beyond COMP in the width direction of the transistor (other than the LDMOS drain direction). : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.9c</name>
+ <description>MDP.9c : Min/Max POLY2 extension beyond COMP on the field towards LDPMOS drain (MVPSD AND COMP AND Pplus NOT POLY2) direction.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.9d</name>
+ <description>MDP.9d : Min/Max POLY2 on field to LDPMOS drain COMP (MVPSD AND COMP AND Pplus NOT POLY2) space.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.9ei</name>
+ <description>MDP.9ei : Min LDMPOS gate Poly2 space to Nplus guardring (source and body tap non-butted).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.9eii</name>
+ <description>MDP.9eii : Min LDMPOS gate Poly2 space to Nplus guardring (source and body tap butted).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.9f</name>
+ <description>MDP.9f : Poly2 interconnect is not allowed in LDPMOS region (LDMOS_XTOR marked region). : -µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.10</name>
+ <description>MDP.10 : Min/Max MVPSD overlap onto the channel (LDMOS_XTOR AND COMP AND POLY2 AND Pplus).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.10a</name>
+ <description>MDP.10a : Min MVPSD space within LDMOS_XTOR marking [diff potential]. : 2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.10b</name>
+ <description>MDP.10b : Min MVPSD space [same potential]. Merge if space less than 1um. : 1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.11</name>
+ <description>MDP.11 : Min MVPSD enclosing PCOMP in the drain (MVPSD AND COMP NOT POLY2) direction and in the direction along the transistor width.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.12</name>
+ <description>MDP.12 : Min DNWELL enclose Nplus guard ring (NCOMP). : 0.66µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.13a</name>
+ <description>MDP.13a : Max single finger width. : 50µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.13b</name>
+ <description>MDP.13b : Layout shall have alternative source & drain.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.13c</name>
+ <description>MDP.13c : Both sides of the transistor shall be terminated by source.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.15</name>
+ <description>MDP.15 : Min DNWELL enclosing MVPSD to any DNWELL spacing. : 6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.16a</name>
+ <description>MDP.16a : Min LDPMOS drain COMP width. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.16b</name>
+ <description>MDP.16b : Min LDPMOS drain COMP enclose contact. : 0µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.17a</name>
+ <description>MDP.17a : For better latch up immunity, it is necessary to put DNWELL guard ring between MVPSD Inside DNWELL covered by LDMOS_XTOR and NCOMP (outside DNWELL and outside Nwell) when spacing between them is less than 40um.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>MDP.17c</name>
+ <description>MDP.17c : DNWELL guard ring shall have NCOMP tab to be connected to highest potential</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.NW.2b_3.3V</name>
+ <description>Y.NW.2b_3.3V : Min. Nwell Space (Outside DNWELL, Inside YMTP_MK) [Different potential]. : 1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.NW.2b_5V</name>
+ <description>Y.NW.2b_5V : Min. Nwell Space (Outside DNWELL, Inside YMTP_MK) [Different potential]. : 1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.DF.6_5V</name>
+ <description>Y.DF.6_5V : Min. COMP extend beyond gate (it also means source/drain overhang) inside YMTP_MK. : 0.15µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.DF.16_3.3V</name>
+ <description>Y.DF.16_3.3V : Min. space from (Nwell outside DNWELL) to (unrelated NCOMP outside Nwell and DNWELL) (inside YMTP_MK). : 0.27µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.DF.16_5V</name>
+ <description>Y.DF.16_5V : Min. space from (Nwell outside DNWELL) to (unrelated NCOMP outside Nwell and DNWELL) (inside YMTP_MK). : 0.23µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.PL.1_3.3V</name>
+ <description>Y.PL.1_3.3V : Interconnect Width (inside YMTP_MK). : 0.13µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.PL.1_5V</name>
+ <description>Y.PL.1_5V : Interconnect Width (inside YMTP_MK). This rule is currently not applicable for 5V.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.PL.2_3.3V</name>
+ <description>Y.PL.2_3.3V : Gate Width (Channel Length) (inside YMTP_MK). : 0.13µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.PL.2_5V</name>
+ <description>Y.PL.2_5V : Gate Width (Channel Length) (inside YMTP_MK). : 0.47µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.PL.4_5V</name>
+ <description>Y.PL.4_5V : Poly2 extension beyond COMP to form Poly2 end cap (inside YMTP_MK). : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.PL.5a_3.3V</name>
+ <description>Y.PL.5a_3.3V : Space from field Poly2 to unrelated COMP (inside YMTP_MK). Space from field Poly2 to Guard-ring (inside YMTP_MK). : 0.04µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.PL.5a_5V</name>
+ <description>Y.PL.5a_5V : Space from field Poly2 to unrelated COMP (inside YMTP_MK). Space from field Poly2 to Guard-ring (inside YMTP_MK). : 0.2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.PL.5b_3.3V</name>
+ <description>Y.PL.5b_3.3V : Space from field Poly2 to related COMP (inside YMTP_MK). : 0.04µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>Y.PL.5b_5V</name>
+ <description>Y.PL.5b_5V : Space from field Poly2 to related COMP (inside YMTP_MK). : 0.2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.DF.4c_MV</name>
+ <description>S.DF.4c_MV : Min. (Nwell overlap of PCOMP) outside DNWELL. : 0.45µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.DF.6_MV</name>
+ <description>S.DF.6_MV : Min. COMP extend beyond gate (it also means source/drain overhang). : 0.32µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.DF.7_MV</name>
+ <description>S.DF.7_MV : Min. (LVPWELL Spacer to PCOMP) inside DNWELL. : 0.45µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.DF.8_MV</name>
+ <description>S.DF.8_MV : Min. (LVPWELL overlap of NCOMP) Inside DNWELL. : 0.45µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.DF.16_MV</name>
+ <description>S.DF.16_MV : Min. space from (Nwell outside DNWELL) to (NCOMP outside Nwell and DNWELL). : 0.45µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.PL.5a_MV</name>
+ <description>S.PL.5a_MV : Space from field Poly2 to unrelated COMP Spacer from field Poly2 to Guard-ring. : 0.12µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.PL.5b_MV</name>
+ <description>S.PL.5b_MV : Space from field Poly2 to related COMP. : 0.12µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.CO.4_MV</name>
+ <description>S.CO.4_MV : COMP overlap of contact. : 0.04µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.DF.4c_LV</name>
+ <description>S.DF.4c_LV : Min. (Nwell overlap of PCOMP) outside DNWELL. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.DF.16_LV</name>
+ <description>S.DF.16_LV : Min. space from (Nwell outside DNWELL) to (NCOMP outside Nwell and DNWELL). : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.CO.3_LV</name>
+ <description>S.CO.3_LV : Poly2 overlap of contact. : 0.04µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.CO.4_LV</name>
+ <description>S.CO.4_LV : COMP overlap of contact. : 0.03µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.CO.6_ii_LV</name>
+ <description>S.CO.6_ii_LV : (ii) If Metal1 overlaps contact by < 0.04um on one side, adjacent metal1 edges overlap</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>S.M1.1_LV</name>
+ <description>S.M1.1_LV : min. metal1 width : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ </categories>
+ <cells>
+ <cell>
+ <name>user_project_wrapper</name>
+ <variant/>
+ <references>
+ </references>
+ </cell>
+ </cells>
+ <items>
+ </items>
+</report-database>
diff --git a/mpw_precheck/outputs/reports/klayout_feol_check.xml b/mpw_precheck/outputs/reports/klayout_feol_check.xml
new file mode 100644
index 0000000..71b71d1
--- /dev/null
+++ b/mpw_precheck/outputs/reports/klayout_feol_check.xml
@@ -0,0 +1,1275 @@
+<?xml version="1.0" encoding="utf-8"?>
+<report-database>
+ <description>DRC Run Report at</description>
+ <original-file/>
+ <generator>drc: script='/opt/checks/tech-files/gf180mcuC_mr.drc'</generator>
+ <top-cell>user_project_wrapper</top-cell>
+ <tags>
+ </tags>
+ <categories>
+ <category>
+ <name>DN.1</name>
+ <description>DN.1 : Min. DNWELL Width : 1.7µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DN.2a</name>
+ <description>DN.2a : Min. DNWELL Space (Equi-potential), Merge if the space is less than : 2.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DN.2b</name>
+ <description>DN.2b : Min. DNWELL Space (Different potential) : 5.42µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DN.3</name>
+ <description>DN.3 : Each DNWELL shall be directly surrounded by PCOMP guard ring tied to the P-substrate potential.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.1_3.3V</name>
+ <description>LPW.1_3.3V : Min. LVPWELL Width. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.1_5V</name>
+ <description>LPW.1_5V : Min. LVPWELL Width. : 0.74µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.2a_3.3V</name>
+ <description>LPW.2a_3.3V : Min. LVPWELL to LVWELL Space (Inside DNWELL) [Different potential]. : 1.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.2a_5V</name>
+ <description>LPW.2a_5V : Min. LVPWELL to LVPWELL Space (Inside DNWELL) [Different potential]. : 1.7µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.2b_3.3V</name>
+ <description>LPW.2b_3.3V : Min. LVPWELL to LVPWELL Space [Equi potential]. : 0.86µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.2b_5V</name>
+ <description>LPW.2b_5V : Min. LVPWELL to LVPWELL Space [Equi potential]. : 0.86µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.3_3.3V</name>
+ <description>LPW.3_3.3V : Min. DNWELL enclose LVPWELL. : 2.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.3_5V</name>
+ <description>LPW.3_5V : Min. DNWELL enclose LVPWELL. : 2.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.5_3.3V</name>
+ <description>LPW.5_3.3V : LVPWELL resistors must be enclosed by DNWELL.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.5_5V</name>
+ <description>LPW.5_5V : LVPWELL resistors must be enclosed by DNWELL.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.11</name>
+ <description>LPW.11 : Min. (LVPWELL outside DNWELL) space to DNWELL. : 1.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>LPW.12</name>
+ <description>LPW.12 : LVPWELL cannot overlap with Nwell.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.1a_3.3V</name>
+ <description>NW.1a_3.3V : Min. Nwell Width (This is only for litho purpose on the generated area). : 0.86µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.1a_5V</name>
+ <description>NW.1a_5V : Min. Nwell Width (This is only for litho purpose on the generated area). : 0.86µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.1b_3.3V</name>
+ <description>NW.1b_3.3V : Min. Nwell Width as a resistor (Outside DNWELL only). : 2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.1b_5V</name>
+ <description>NW.1b_5V : Min. Nwell Width as a resistor (Outside DNWELL only). : 2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.2a_3.3V</name>
+ <description>NW.2a_3.3V : Min. Nwell Space (Outside DNWELL) [Equi-potential], Merge if the space is less than. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.2a_5V</name>
+ <description>NW.2a_5V : Min. Nwell Space (Outside DNWELL) [Equi-potential], Merge if the space is less than. : 0.74µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.2b_3.3V</name>
+ <description>NW.2b_3.3V : Min. Nwell Space (Outside DNWELL) [Different potential]. : 1.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.2b_5V</name>
+ <description>NW.2b_5V : Min. Nwell Space (Outside DNWELL) [Different potential]. : 1.7µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.3_3.3V</name>
+ <description>NW.3_3.3V : Min. Nwell to DNWELL space. : 3.1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.3_5V</name>
+ <description>NW.3_5V : Min. Nwell to DNWELL space. : 3.1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.4_3.3V</name>
+ <description>NW.4_3.3V : Min. Nwell to LVPWELL space.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.4_5V</name>
+ <description>NW.4_5V : Min. Nwell to LVPWELL space.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.5_3.3V</name>
+ <description>NW.5_3.3V : Min. DNWELL enclose Nwell. : 0.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.5_5V</name>
+ <description>NW.5_5V : Min. DNWELL enclose Nwell. : 0.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NW.6</name>
+ <description>NW.6 : Nwell resistors can only exist outside DNWELL.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.1a_3.3V</name>
+ <description>DF.1a_3.3V : Min. COMP Width. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.1a_5V</name>
+ <description>DF.1a_5V : Min. COMP Width. : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.1c_3.3V</name>
+ <description>DF.1c_3.3V : Min. COMP Width for MOSCAP. : 1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.1c_5V</name>
+ <description>DF.1c_5V : Min. COMP Width for MOSCAP. : 1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.2a_3.3V</name>
+ <description>DF.2a_3.3V : Min Channel Width. : nil,0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.2a_5V</name>
+ <description>DF.2a_5V : Min Channel Width. : nil,0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.2b_3.3V</name>
+ <description>DF.2b_3.3V : Max. COMP width for all cases except those used for capacitors, marked by ‘MOS_CAP_MK’ layer.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.2b_5V</name>
+ <description>DF.2b_5V : Max. COMP width for all cases except those used for capacitors, marked by ‘MOS_CAP_MK’ layer.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.3a_3.3V</name>
+ <description>DF.3a_3.3V : Min. COMP Space P-substrate tap (PCOMP outside NWELL and DNWELL) can be butted for different voltage devices as the potential is same. : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.3a_5V</name>
+ <description>DF.3a_5V : Min. COMP Space P-substrate tap (PCOMP outside NWELL and DNWELL) can be butted for different voltage devices as the potential is same. : 0.36µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.3b_3.3V</name>
+ <description>DF.3b_3.3V : Min./Max. NCOMP Space to PCOMP in the same well for butted COMP (MOSCAP butting is not allowed).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.3b_5V</name>
+ <description>DF.3b_5V : Min./Max. NCOMP Space to PCOMP in the same well for butted COMP(MOSCAP butting is not allowed).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.3c_3.3V</name>
+ <description>DF.3c_3.3V : Min. COMP Space in BJT area (area marked by DRC_BJT layer). : 0.32µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.3c_5V</name>
+ <description>DF.3c_5V : Min. COMP Space in BJT area (area marked by DRC_BJT layer) hasn’t been assessed.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.4a_3.3V</name>
+ <description>DF.4a_3.3V : Min. (LVPWELL Space to NCOMP well tap) inside DNWELL. : 0.12µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.4a_5V</name>
+ <description>DF.4a_5V : Min. (LVPWELL Space to NCOMP well tap) inside DNWELL. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.4b_3.3V</name>
+ <description>DF.4b_3.3V : Min. DNWELL overlap of NCOMP well tap. : 0.62µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.4b_5V</name>
+ <description>DF.4b_5V : Min. DNWELL overlap of NCOMP well tap. : 0.66µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.4c_3.3V</name>
+ <description>DF.4c_3.3V : Min. (Nwell overlap of PCOMP) outside DNWELL. : 0.43µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.4c_5V</name>
+ <description>DF.4c_5V : Min. (Nwell overlap of PCOMP) outside DNWELL. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.4d_3.3V</name>
+ <description>DF.4d_3.3V : Min. (Nwell overlap of NCOMP) outside DNWELL. : 0.12µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.4d_5V</name>
+ <description>DF.4d_5V : Min. (Nwell overlap of NCOMP) outside DNWELL. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.4e_3.3V</name>
+ <description>DF.4e_3.3V : Min. DNWELL overlap of PCOMP. : 0.93µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.4e_5V</name>
+ <description>DF.4e_5V : Min. DNWELL overlap of PCOMP. : 1.1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.5_3.3V</name>
+ <description>DF.5_3.3V : Min. (LVPWELL overlap of PCOMP well tap) inside DNWELL. : 0.12µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.5_5V</name>
+ <description>DF.5_5V : Min. (LVPWELL overlap of PCOMP well tap) inside DNWELL. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.6_3.3V</name>
+ <description>DF.6_3.3V : Min. COMP extend beyond gate (it also means source/drain overhang). : 0.24µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.6_5V</name>
+ <description>DF.6_5V : Min. COMP extend beyond gate (it also means source/drain overhang). : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.7_3.3V</name>
+ <description>DF.7_3.3V : Min. (LVPWELL Spacer to PCOMP) inside DNWELL. : 0.43µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.7_5V</name>
+ <description>DF.7_5V : Min. (LVPWELL Spacer to PCOMP) inside DNWELL. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.8_3.3V</name>
+ <description>DF.8_3.3V : Min. (LVPWELL overlap of NCOMP) Inside DNWELL. : 0.43µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.8_5V</name>
+ <description>DF.8_5V : Min. (LVPWELL overlap of NCOMP) Inside DNWELL. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.9_3.3V</name>
+ <description>DF.9_3.3V : Min. COMP area (um2). : 0.2025µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.9_5V</name>
+ <description>DF.9_5V : Min. COMP area (um2). : 0.2025µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.10_3.3V</name>
+ <description>DF.10_3.3V : Min. field area (um2). : 0.26µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.10_5V</name>
+ <description>DF.10_5V : Min. field area (um2). : 0.26µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.11_3.3V</name>
+ <description>DF.11_3.3V : Min. Length of butting COMP edge. : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.11_5V</name>
+ <description>DF.11_5V : Min. Length of butting COMP edge. : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.12_3.3V</name>
+ <description>DF.12_3.3V : COMP not covered by Nplus or Pplus is forbidden (except those COMP under marking).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.12_5V</name>
+ <description>DF.12_5V : COMP not covered by Nplus or Pplus is forbidden (except those COMP under marking).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.13_3.3V</name>
+ <description>DF.13_3.3V : Max distance of Nwell tap (NCOMP inside Nwell) from (PCOMP inside Nwell).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.13_5V</name>
+ <description>DF.13_5V : Max distance of Nwell tap (NCOMP inside Nwell) from (PCOMP inside Nwell).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.14_3.3V</name>
+ <description>DF.14_3.3V : Max distance of substrate tap (PCOMP outside Nwell) from (NCOMP outside Nwell).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.14_5V</name>
+ <description>DF.14_5V : Max distance of substrate tap (PCOMP outside Nwell) from (NCOMP outside Nwell).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.16_3.3V</name>
+ <description>DF.16_3.3V : Min. space from (Nwell outside DNWELL) to (NCOMP outside Nwell and DNWELL). : 0.43µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.16_5V</name>
+ <description>DF.16_5V : Min. space from (Nwell outside DNWELL) to (NCOMP outside Nwell and DNWELL). : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.17_3.3V</name>
+ <description>DF.17_3.3V : Min. space from (Nwell Outside DNWELL) to (PCOMP outside Nwell and DNWELL). : 0.12µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.17_5V</name>
+ <description>DF.17_5V : Min. space from (Nwell Outside DNWELL) to (PCOMP outside Nwell and DNWELL). : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.18_3.3V</name>
+ <description>DF.18_3.3V : Min. DNWELL space to (PCOMP outside Nwell and DNWELL). : 2.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.18_5V</name>
+ <description>DF.18_5V : Min. DNWELL space to (PCOMP outside Nwell and DNWELL). : 2.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.19_3.3V</name>
+ <description>DF.19_3.3V : Min. DNWELL space to (NCOMP outside Nwell and DNWELL). : 3.2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DF.19_5V</name>
+ <description>DF.19_5V : Min. DNWELL space to (NCOMP outside Nwell and DNWELL). : 3.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DV.1</name>
+ <description>DV.1 : Min. Dualgate enclose DNWELL. : 0.5µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DV.2</name>
+ <description>DV.2 : Min. Dualgate Space. Merge if Space is less than this design rule. : 0.44µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DV.3</name>
+ <description>DV.3 : Min. Dualgate to COMP space [unrelated]. : 0.24µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DV.5</name>
+ <description>DV.5 : Min. Dualgate width. : 0.7µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DV.6</name>
+ <description>DV.6 : Min. Dualgate enclose COMP (except substrate tap). : 0.24µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DV.7</name>
+ <description>DV.7 : COMP (except substrate tap) can not be partially overlapped by Dualgate.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DV.8</name>
+ <description>DV.8 : Min Dualgate enclose Poly2. : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>DV.9</name>
+ <description>DV.9 : 3.3V and 5V/6V PMOS cannot be sitting inside same NWELL.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.1_3.3V</name>
+ <description>PL.1_3.3V : Interconnect Width (outside PLFUSE). : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.1_5V</name>
+ <description>PL.1_5V : Interconnect Width (outside PLFUSE). : 0.2µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.1a_3.3V</name>
+ <description>PL.1a_3.3V : Interconnect Width (inside PLFUSE). : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.1a_5V</name>
+ <description>PL.1a_5V : Interconnect Width (inside PLFUSE). : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.2_3.3V</name>
+ <description>PL.2_3.3V : Gate Width (Channel Length). : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.2_5V</name>
+ <description>PL.2_5V : Gate Width (Channel Length).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.3a_3.3V</name>
+ <description>PL.3a_3.3V : Space on COMP/Field. : 0.24µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.3a_5V</name>
+ <description>PL.3a_5V : Space on COMP/Field. : 0.24µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.4_3.3V</name>
+ <description>PL.4_3.3V : Extension beyond COMP to form Poly2 end cap. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.4_5V</name>
+ <description>PL.4_5V : Extension beyond COMP to form Poly2 end cap. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.5a_3.3V</name>
+ <description>PL.5a_3.3V : Space from field Poly2 to unrelated COMP Spacer from field Poly2 to Guard-ring. : 0.1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.5a_5V</name>
+ <description>PL.5a_5V : Space from field Poly2 to unrelated COMP Spacer from field Poly2 to Guard-ring. : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.5b_3.3V</name>
+ <description>PL.5b_3.3V : Space from field Poly2 to related COMP. : 0.1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.5b_5V</name>
+ <description>PL.5b_5V : Space from field Poly2 to related COMP. : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.6</name>
+ <description>PL.6 : 90 degree bends on the COMP are not allowed.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.7_3.3V</name>
+ <description>PL.7_3.3V : 45 degree bent gate width : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.7_5V</name>
+ <description>PL.7_5V : 45 degree bent gate width : 0.7µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.9</name>
+ <description>PL.9 : Poly2 inter connect connecting 3.3V and 5V areas (area inside and outside Dualgate) are not allowed. They shall be done though metal lines only.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.11</name>
+ <description>PL.11 : V5_Xtor must enclose 5V device.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PL.12</name>
+ <description>PL.12 : V5_Xtor enclose 5V Comp.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.1</name>
+ <description>NP.1 : min. nplus width : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.2</name>
+ <description>NP.2 : min. nplus spacing : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.3a</name>
+ <description>NP.3a : Space to PCOMP for PCOMP: (1) Inside Nwell (2) Outside LVPWELL but inside DNWELL. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.3bi</name>
+ <description>NP.3bi : Space to PCOMP: For Inside DNWELL, inside LVPWELL:(i) For PCOMP overlap by LVPWELL < 0.43um. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.3bii</name>
+ <description>NP.3bii : Space to PCOMP: For Inside DNWELL, inside LVPWELL:(ii) For PCOMP overlap by LVPWELL >= 0.43um. : 0.08µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.3ci</name>
+ <description>NP.3ci : Space to PCOMP: For Outside DNWELL:(i) For PCOMP space to Nwell < 0.43um. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.3cii</name>
+ <description>NP.3cii : Space to PCOMP: For Outside DNWELL:(ii) For PCOMP space to Nwell >= 0.43um. : 0.08µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.3d</name>
+ <description>NP.3d : Min/max space to a butted PCOMP.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.3e</name>
+ <description>NP.3e : Space to related PCOMP edge adjacent to a butting edge.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.4a</name>
+ <description>NP.4a : Space to related P-channel gate at a butting edge parallel to gate. : 0.32µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.4b</name>
+ <description>NP.4b : Within 0.32um of channel, space to P-channel gate extension perpendicular to the direction of Poly2.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.5a</name>
+ <description>NP.5a : Overlap of N-channel gate. : 0.23µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.5b</name>
+ <description>NP.5b : Extension beyond COMP for the COMP (1) inside LVPWELL (2) outside Nwell and DNWELL. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.5ci</name>
+ <description>NP.5ci : Extension beyond COMP: For Inside DNWELL: (i)For Nplus < 0.43um from LVPWELL edge for Nwell or DNWELL tap inside DNWELL. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.5cii</name>
+ <description>NP.5cii : Extension beyond COMP: For Inside DNWELL: (ii) For Nplus >= 0.43um from LVPWELL edge for Nwell or DNWELL tap inside DNWELL. : 0.02µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.5di</name>
+ <description>NP.5di : Extension beyond COMP: For Outside DNWELL, inside Nwell: (i) For Nwell overlap of Nplus < 0.43um. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.5dii</name>
+ <description>NP.5dii : Extension beyond COMP: For Outside DNWELL, inside Nwell: (ii) For Nwell overlap of Nplus >= 0.43um. : 0.02µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.6</name>
+ <description>NP.6 : Overlap with NCOMP butted to PCOMP. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.7</name>
+ <description>NP.7 : Space to unrelated unsalicided Poly2. : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.8a</name>
+ <description>NP.8a : Minimum Nplus area (um2). : 0.35µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.8b</name>
+ <description>NP.8b : Minimum area enclosed by Nplus (um2). : 0.35µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.9</name>
+ <description>NP.9 : Overlap of unsalicided Poly2. : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.10</name>
+ <description>NP.10 : Overlap of unsalicided COMP. : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.11</name>
+ <description>NP.11 : Butting Nplus and PCOMP is forbidden within 0.43um of Nwell edge (for outside DNWELL) and of LVPWELL edge (for inside DNWELL case).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>NP.12</name>
+ <description>NP.12 : Overlap with P-channel poly2 gate extension is forbidden within 0.32um of P-channel gate.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.1</name>
+ <description>PP.1 : min. pplus width : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.2</name>
+ <description>PP.2 : min. pplus spacing : 0.4µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.3a</name>
+ <description>PP.3a : Space to NCOMP for NCOMP (1) inside LVPWELL (2) outside NWELL and DNWELL. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.3bi</name>
+ <description>PP.3bi : Space to NCOMP: For Inside DNWELL. (i) NCOMP space to LVPWELL >= 0.43um. : 0.08µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.3bii</name>
+ <description>PP.3bii : Space to NCOMP: For Inside DNWELL. (ii) NCOMP space to LVPWELL < 0.43um. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.3ci</name>
+ <description>PP.3ci : Space to NCOMP: For Outside DNWELL, inside Nwell: (i) NWELL Overlap of NCOMP >= 0.43um. : 0.08µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.3cii</name>
+ <description>PP.3cii : Space to NCOMP: For Outside DNWELL, inside Nwell: (ii) NWELL Overlap of NCOMP 0.43um. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.3d</name>
+ <description>PP.3d : Min/max space to a butted NCOMP.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.3e</name>
+ <description>PP.3e : Space to NCOMP edge adjacent to a butting edge.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.4a</name>
+ <description>PP.4a : Space related to N-channel gate at a butting edge parallel to gate. : 0.32µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.4b</name>
+ <description>PP.4b : Within 0.32um of channel, space to N-channel gate extension perpendicular to the direction of Poly2.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.5a</name>
+ <description>PP.5a : Overlap of P-channel gate. : 0.23µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.5b</name>
+ <description>PP.5b : Extension beyond COMP for COMP (1) Inside NWELL (2) outside LVPWELL but inside DNWELL. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.5ci</name>
+ <description>PP.5ci : Extension beyond COMP: For Inside DNWELL, inside LVPWELL: (i) For LVPWELL overlap of Pplus >= 0.43um for LVPWELL tap. : 0.02µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.5cii</name>
+ <description>PP.5cii : Extension beyond COMP: For Inside DNWELL, inside LVPWELL: (ii) For LVPWELL overlap of Pplus < 0.43um for the LVPWELL tap. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.5di</name>
+ <description>PP.5di : Extension beyond COMP: For Outside DNWELL (i) For Pplus to NWELL space >= 0.43um for Pfield or LVPWELL tap. : 0.02µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.5dii</name>
+ <description>PP.5dii : Extension beyond COMP: For Outside DNWELL (ii) For Pplus to NWELL space < 0.43um for Pfield or LVPWELL tap. : 0.16µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.6</name>
+ <description>PP.6 : Overlap with PCOMP butted to NCOMP. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.7</name>
+ <description>PP.7 : Space to unrelated unsalicided Poly2. : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.8a</name>
+ <description>PP.8a : Minimum Pplus area (um2). : 0.35µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.8b</name>
+ <description>PP.8b : Minimum area enclosed by Pplus (um2). : 0.35µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.9</name>
+ <description>PP.9 : Overlap of unsalicided Poly2. : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.10</name>
+ <description>PP.10 : Overlap of unsalicided COMP. : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.11</name>
+ <description>PP.11 : Butting Pplus and NCOMP is forbidden within 0.43um of Nwell edge (for outside DNWELL) and of LVPWELL edge (for inside DNWELL case).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>PP.12</name>
+ <description>PP.12 : Overlap with N-channel Poly2 gate extension is forbidden within 0.32um of N-channel gate.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.1</name>
+ <description>SB.1 : min. sab width : 0.42µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.2</name>
+ <description>SB.2 : min. sab spacing : 0.42µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.3</name>
+ <description>SB.3 : Space from salicide block to unrelated COMP. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.4</name>
+ <description>SB.4 : Space from salicide block to contact.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.5a</name>
+ <description>SB.5a : Space from salicide block to unrelated Poly2 on field. : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.5b</name>
+ <description>SB.5b : Space from salicide block to unrelated Poly2 on COMP. : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.6</name>
+ <description>SB.6 : Salicide block extension beyond related COMP. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.7</name>
+ <description>SB.7 : COMP extension beyond related salicide block. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.8</name>
+ <description>SB.8 : Non-salicided contacts are forbidden.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.9</name>
+ <description>SB.9 : Salicide block extension beyond unsalicided Poly2. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.10</name>
+ <description>SB.10 : Poly2 extension beyond related salicide block. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.11</name>
+ <description>SB.11 : Overlap with COMP. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.12</name>
+ <description>SB.12 : Overlap with Poly2 outside ESD_MK. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.13</name>
+ <description>SB.13 : Min. area (um2). : 2µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.14a</name>
+ <description>SB.14a : Space from unsalicided Nplus Poly2 to unsalicided Pplus Poly2. (Unsalicided Nplus Poly2 must not fall within a square of 0.56um x 0.56um at unsalicided Pplus Poly2 corners). : 0.56µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.14b</name>
+ <description>SB.14b : Space from unsalicided Nplus Poly2 to P-channel gate. (Unsalicided Nplus Poly2 must not fall within a square of 0.56um x 0.56um at P-channel gate corners). : 0.56µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.15a</name>
+ <description>SB.15a : Space from unsalicided Poly2 to unrelated Nplus/Pplus. : 0.18µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.15b</name>
+ <description>SB.15b : Space from unsalicided Poly2 to unrelated Nplus/Pplus along Poly2 line. : 0.32µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>SB.16</name>
+ <description>SB.16 : SAB layer cannot exist on 3.3V and 5V/6V CMOS transistors' Poly and COMP area of the core circuit (Excluding the transistors used for ESD purpose). It can only exist on CMOS transistors marked by LVS_IO, OTP_MK, ESD_MK layers.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.1</name>
+ <description>ESD.1 : Minimum width of an ESD implant area. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.2</name>
+ <description>ESD.2 : Minimum space between two ESD implant areas. (Merge if the space is less than 0.6um). : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.3a</name>
+ <description>ESD.3a : Minimum space to NCOMP. : 0.6µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.3b</name>
+ <description>ESD.3b : Min/max space to a butted PCOMP.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.4a</name>
+ <description>ESD.4a : Extension beyond NCOMP. : 0.24µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.4b</name>
+ <description>ESD.4b : Minimum overlap of an ESD implant edge to a COMP. : 0.45µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.5a</name>
+ <description>ESD.5a : Minimum ESD area (um2). : 0.49µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.5b</name>
+ <description>ESD.5b : Minimum field area enclosed by ESD implant (um2). : 0.49µm²</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.6</name>
+ <description>ESD.6 : Extension perpendicular to Poly2 gate. : 0.45µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.7</name>
+ <description>ESD.7 : No ESD implant inside PCOMP.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.8</name>
+ <description>ESD.8 : Minimum space to Nplus/Pplus. : 0.3µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.pl</name>
+ <description>ESD.pl : Minimum gate length of 5V/6V gate NMOS. : 0.8µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.9</name>
+ <description>ESD.9 : ESD implant layer must be overlapped by Dualgate layer (as ESD implant option is only for 5V/6V devices).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ESD.10</name>
+ <description>ESD.10 : LVS_IO shall be drawn covering I/O MOS active area by minimum overlap.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.1</name>
+ <description>CO.1 : Min/max contact size. : 0.22µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.2a</name>
+ <description>CO.2a : min. contact spacing : 0.25µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.2b</name>
+ <description>CO.2b : Space in 4x4 or larger contact array. : 0.28µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.3</name>
+ <description>CO.3 : Poly2 overlap of contact. : 0.07µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.4</name>
+ <description>CO.4 : COMP overlap of contact. : 0.07µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.5a</name>
+ <description>CO.5a : Nplus overlap of contact on COMP (Only for contacts to butted Nplus and Pplus COMP areas). : 0.1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.5b</name>
+ <description>CO.5b : Pplus overlap of contact on COMP (Only for contacts to butted Nplus and Pplus COMP areas). : 0.1µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.6</name>
+ <description>CO.6 : Metal1 overlap of contact.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.6a</name>
+ <description>CO.6a : (i) Metal1 (< 0.34um) end-of-line overlap. : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.6b</name>
+ <description>CO.6b : (ii) If Metal1 overlaps contact by < 0.04um on one side, adjacent metal1 edges overlap : 0.06µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.7</name>
+ <description>CO.7 : Space from COMP contact to Poly2 on COMP. : 0.15µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.8</name>
+ <description>CO.8 : Space from Poly2 contact to COMP. : 0.17µm</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.9</name>
+ <description>CO.9 : Contact on NCOMP to PCOMP butting edge is forbidden (contact must not straddle butting edge).</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.10</name>
+ <description>CO.10 : Contact on Poly2 gate over COMP is forbidden.</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>CO.11</name>
+ <description>CO.11 : Contact on field oxide is forbidden.</description>
+ <categories>
+ </categories>
+ </category>
+ </categories>
+ <cells>
+ <cell>
+ <name>user_project_wrapper</name>
+ <variant/>
+ <references>
+ </references>
+ </cell>
+ </cells>
+ <items>
+ </items>
+</report-database>
diff --git a/mpw_precheck/outputs/reports/klayout_offgrid_check.xml b/mpw_precheck/outputs/reports/klayout_offgrid_check.xml
new file mode 100644
index 0000000..fb2352c
--- /dev/null
+++ b/mpw_precheck/outputs/reports/klayout_offgrid_check.xml
@@ -0,0 +1,1281 @@
+<?xml version="1.0" encoding="utf-8"?>
+<report-database>
+ <description>DRC Run Report at</description>
+ <original-file/>
+ <generator>drc: script='/opt/checks/tech-files/gf180mcuC_mr.drc'</generator>
+ <top-cell>user_project_wrapper</top-cell>
+ <tags>
+ </tags>
+ <categories>
+ <category>
+ <name>comp_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on comp</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>comp_angle</name>
+ <description>ACUTE : non 45 degree angle comp</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>dnwell_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on dnwell</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>dnwell_angle</name>
+ <description>ACUTE : non 45 degree angle dnwell</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>nwell_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on nwell</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>nwell_angle</name>
+ <description>ACUTE : non 45 degree angle nwell</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvpwell_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on lvpwell</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvpwell_angle</name>
+ <description>ACUTE : non 45 degree angle lvpwell</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>dualgate_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on dualgate</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>dualgate_angle</name>
+ <description>ACUTE : non 45 degree angle dualgate</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>poly2_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on poly2</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>poly2_angle</name>
+ <description>ACUTE : non 45 degree angle poly2</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>nplus_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on nplus</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>nplus_angle</name>
+ <description>ACUTE : non 45 degree angle nplus</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>pplus_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on pplus</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>pplus_angle</name>
+ <description>ACUTE : non 45 degree angle pplus</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>sab_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on sab</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>sab_angle</name>
+ <description>ACUTE : non 45 degree angle sab</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>esd_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on esd</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>esd_angle</name>
+ <description>ACUTE : non 45 degree angle esd</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>contact_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on contact</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>contact_angle</name>
+ <description>ACUTE : non 45 degree angle contact</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal1</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_angle</name>
+ <description>ACUTE : non 45 degree angle metal1</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>via1_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on via1</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>via1_angle</name>
+ <description>ACUTE : non 45 degree angle via1</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal2</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_angle</name>
+ <description>ACUTE : non 45 degree angle metal2</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>via2_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on via2</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>via2_angle</name>
+ <description>ACUTE : non 45 degree angle via2</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal3</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_angle</name>
+ <description>ACUTE : non 45 degree angle metal3</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>via3_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on via3</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>via3_angle</name>
+ <description>ACUTE : non 45 degree angle via3</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal4</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_angle</name>
+ <description>ACUTE : non 45 degree angle metal4</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>via4_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on via4</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>via4_angle</name>
+ <description>ACUTE : non 45 degree angle via4</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal5</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_angle</name>
+ <description>ACUTE : non 45 degree angle metal5</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>via5_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on via5</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>via5_angle</name>
+ <description>ACUTE : non 45 degree angle via5</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metaltop_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metaltop</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metaltop_angle</name>
+ <description>ACUTE : non 45 degree angle metaltop</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>pad_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on pad</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>pad_angle</name>
+ <description>ACUTE : non 45 degree angle pad</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>resistor_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on resistor</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>resistor_angle</name>
+ <description>ACUTE : non 45 degree angle resistor</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>fhres_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on fhres</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>fhres_angle</name>
+ <description>ACUTE : non 45 degree angle fhres</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>fusetop_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on fusetop</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>fusetop_angle</name>
+ <description>ACUTE : non 45 degree angle fusetop</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>fusewindow_d_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on fusewindow_d</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>fusewindow_d_angle</name>
+ <description>ACUTE : non 45 degree angle fusewindow_d</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>polyfuse_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on polyfuse</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>polyfuse_angle</name>
+ <description>ACUTE : non 45 degree angle polyfuse</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mvsd_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on mvsd</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mvsd_angle</name>
+ <description>ACUTE : non 45 degree angle mvsd</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mvpsd_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on mvpsd</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mvpsd_angle</name>
+ <description>ACUTE : non 45 degree angle mvpsd</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>nat_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on nat</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>nat_angle</name>
+ <description>ACUTE : non 45 degree angle nat</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>comp_dummy_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on comp_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>comp_dummy_angle</name>
+ <description>ACUTE : non 45 degree angle comp_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>poly2_dummy_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on poly2_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>poly2_dummy_angle</name>
+ <description>ACUTE : non 45 degree angle poly2_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_dummy_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal1_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_dummy_angle</name>
+ <description>ACUTE : non 45 degree angle metal1_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_dummy_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal2_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_dummy_angle</name>
+ <description>ACUTE : non 45 degree angle metal2_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_dummy_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal3_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_dummy_angle</name>
+ <description>ACUTE : non 45 degree angle metal3_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_dummy_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal4_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_dummy_angle</name>
+ <description>ACUTE : non 45 degree angle metal4_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_dummy_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal5_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_dummy_angle</name>
+ <description>ACUTE : non 45 degree angle metal5_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metaltop_dummy_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metaltop_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metaltop_dummy_angle</name>
+ <description>ACUTE : non 45 degree angle metaltop_dummy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>comp_label_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on comp_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>comp_label_angle</name>
+ <description>ACUTE : non 45 degree angle comp_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>poly2_label_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on poly2_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>poly2_label_angle</name>
+ <description>ACUTE : non 45 degree angle poly2_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_label_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal1_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_label_angle</name>
+ <description>ACUTE : non 45 degree angle metal1_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_label_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal2_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_label_angle</name>
+ <description>ACUTE : non 45 degree angle metal2_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_label_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal3_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_label_angle</name>
+ <description>ACUTE : non 45 degree angle metal3_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_label_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal4_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_label_angle</name>
+ <description>ACUTE : non 45 degree angle metal4_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_label_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal5_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_label_angle</name>
+ <description>ACUTE : non 45 degree angle metal5_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metaltop_label_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metaltop_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metaltop_label_angle</name>
+ <description>ACUTE : non 45 degree angle metaltop_label</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_slot_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal1_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_slot_angle</name>
+ <description>ACUTE : non 45 degree angle metal1_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_slot_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal2_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_slot_angle</name>
+ <description>ACUTE : non 45 degree angle metal2_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_slot_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal3_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_slot_angle</name>
+ <description>ACUTE : non 45 degree angle metal3_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_slot_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal4_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_slot_angle</name>
+ <description>ACUTE : non 45 degree angle metal4_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_slot_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal5_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_slot_angle</name>
+ <description>ACUTE : non 45 degree angle metal5_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metaltop_slot_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metaltop_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metaltop_slot_angle</name>
+ <description>ACUTE : non 45 degree angle metaltop_slot</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ubmpperi_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on ubmpperi</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ubmpperi_angle</name>
+ <description>ACUTE : non 45 degree angle ubmpperi</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ubmparray_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on ubmparray</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ubmparray_angle</name>
+ <description>ACUTE : non 45 degree angle ubmparray</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ubmeplate_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on ubmeplate</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ubmeplate_angle</name>
+ <description>ACUTE : non 45 degree angle ubmeplate</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>schottky_diode_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on schottky_diode</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>schottky_diode_angle</name>
+ <description>ACUTE : non 45 degree angle schottky_diode</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>zener_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on zener</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>zener_angle</name>
+ <description>ACUTE : non 45 degree angle zener</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>res_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on res_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>res_mk_angle</name>
+ <description>ACUTE : non 45 degree angle res_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>opc_drc_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on opc_drc</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>opc_drc_angle</name>
+ <description>ACUTE : non 45 degree angle opc_drc</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ndmy_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on ndmy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ndmy_angle</name>
+ <description>ACUTE : non 45 degree angle ndmy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>pmndmy_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on pmndmy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>pmndmy_angle</name>
+ <description>ACUTE : non 45 degree angle pmndmy</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>v5_xtor_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on v5_xtor</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>v5_xtor_angle</name>
+ <description>ACUTE : non 45 degree angle v5_xtor</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>cap_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on cap_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>cap_mk_angle</name>
+ <description>ACUTE : non 45 degree angle cap_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mos_cap_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on mos_cap_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mos_cap_mk_angle</name>
+ <description>ACUTE : non 45 degree angle mos_cap_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ind_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on ind_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ind_mk_angle</name>
+ <description>ACUTE : non 45 degree angle ind_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>diode_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on diode_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>diode_mk_angle</name>
+ <description>ACUTE : non 45 degree angle diode_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>drc_bjt_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on drc_bjt</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>drc_bjt_angle</name>
+ <description>ACUTE : non 45 degree angle drc_bjt</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvs_bjt_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on lvs_bjt</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvs_bjt_angle</name>
+ <description>ACUTE : non 45 degree angle lvs_bjt</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mim_l_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on mim_l_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mim_l_mk_angle</name>
+ <description>ACUTE : non 45 degree angle mim_l_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>latchup_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on latchup_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>latchup_mk_angle</name>
+ <description>ACUTE : non 45 degree angle latchup_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>guard_ring_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on guard_ring_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>guard_ring_mk_angle</name>
+ <description>ACUTE : non 45 degree angle guard_ring_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>otp_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on otp_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>otp_mk_angle</name>
+ <description>ACUTE : non 45 degree angle otp_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mtpmark_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on mtpmark</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mtpmark_angle</name>
+ <description>ACUTE : non 45 degree angle mtpmark</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>neo_ee_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on neo_ee_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>neo_ee_mk_angle</name>
+ <description>ACUTE : non 45 degree angle neo_ee_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>sramcore_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on sramcore</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>sramcore_angle</name>
+ <description>ACUTE : non 45 degree angle sramcore</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvs_rf_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on lvs_rf</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvs_rf_angle</name>
+ <description>ACUTE : non 45 degree angle lvs_rf</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvs_drain_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on lvs_drain</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvs_drain_angle</name>
+ <description>ACUTE : non 45 degree angle lvs_drain</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>hvpolyrs_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on hvpolyrs</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>hvpolyrs_angle</name>
+ <description>ACUTE : non 45 degree angle hvpolyrs</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvs_io_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on lvs_io</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvs_io_angle</name>
+ <description>ACUTE : non 45 degree angle lvs_io</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>probe_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on probe_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>probe_mk_angle</name>
+ <description>ACUTE : non 45 degree angle probe_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>esd_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on esd_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>esd_mk_angle</name>
+ <description>ACUTE : non 45 degree angle esd_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvs_source_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on lvs_source</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>lvs_source_angle</name>
+ <description>ACUTE : non 45 degree angle lvs_source</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>well_diode_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on well_diode_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>well_diode_mk_angle</name>
+ <description>ACUTE : non 45 degree angle well_diode_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ldmos_xtor_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on ldmos_xtor</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ldmos_xtor_angle</name>
+ <description>ACUTE : non 45 degree angle ldmos_xtor</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>plfuse_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on plfuse</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>plfuse_angle</name>
+ <description>ACUTE : non 45 degree angle plfuse</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>efuse_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on efuse_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>efuse_mk_angle</name>
+ <description>ACUTE : non 45 degree angle efuse_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mcell_feol_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on mcell_feol_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mcell_feol_mk_angle</name>
+ <description>ACUTE : non 45 degree angle mcell_feol_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ymtp_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on ymtp_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>ymtp_mk_angle</name>
+ <description>ACUTE : non 45 degree angle ymtp_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>dev_wf_mk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on dev_wf_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>dev_wf_mk_angle</name>
+ <description>ACUTE : non 45 degree angle dev_wf_mk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_blk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal1_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_blk_angle</name>
+ <description>ACUTE : non 45 degree angle metal1_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_blk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal2_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_blk_angle</name>
+ <description>ACUTE : non 45 degree angle metal2_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_blk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal3_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_blk_angle</name>
+ <description>ACUTE : non 45 degree angle metal3_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_blk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal4_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_blk_angle</name>
+ <description>ACUTE : non 45 degree angle metal4_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_blk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal5_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_blk_angle</name>
+ <description>ACUTE : non 45 degree angle metal5_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metalt_blk_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metalt_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metalt_blk_angle</name>
+ <description>ACUTE : non 45 degree angle metalt_blk</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>pr_bndry_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on pr_bndry</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>pr_bndry_angle</name>
+ <description>ACUTE : non 45 degree angle pr_bndry</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mdiode_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on mdiode</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>mdiode_angle</name>
+ <description>ACUTE : non 45 degree angle mdiode</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_res_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal1_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal1_res_angle</name>
+ <description>ACUTE : non 45 degree angle metal1_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_res_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal2_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal2_res_angle</name>
+ <description>ACUTE : non 45 degree angle metal2_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_res_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal3_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal3_res_angle</name>
+ <description>ACUTE : non 45 degree angle metal3_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_res_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal4_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal4_res_angle</name>
+ <description>ACUTE : non 45 degree angle metal4_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_res_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal5_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal5_res_angle</name>
+ <description>ACUTE : non 45 degree angle metal5_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal6_res_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on metal6_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>metal6_res_angle</name>
+ <description>ACUTE : non 45 degree angle metal6_res</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>border_OFFGRID</name>
+ <description>OFFGRID : OFFGRID vertex on border</description>
+ <categories>
+ </categories>
+ </category>
+ <category>
+ <name>border_angle</name>
+ <description>ACUTE : non 45 degree angle border</description>
+ <categories>
+ </categories>
+ </category>
+ </categories>
+ <cells>
+ <cell>
+ <name>user_project_wrapper</name>
+ <variant/>
+ <references>
+ </references>
+ </cell>
+ </cells>
+ <items>
+ </items>
+</report-database>
diff --git a/signoff/.gitignore b/signoff/.gitignore
new file mode 100644
index 0000000..6407046
--- /dev/null
+++ b/signoff/.gitignore
@@ -0,0 +1 @@
+cdrcpost/*
diff --git a/signoff/assigned_slot b/signoff/assigned_slot
new file mode 100644
index 0000000..de97a6d
--- /dev/null
+++ b/signoff/assigned_slot
@@ -0,0 +1 @@
+012
diff --git a/signoff/cdrc.log b/signoff/cdrc.log
new file mode 100644
index 0000000..e69de29
--- /dev/null
+++ b/signoff/cdrc.log
diff --git a/tapeout/logs/gds.info b/tapeout/logs/gds.info
new file mode 100644
index 0000000..e399513
--- /dev/null
+++ b/tapeout/logs/gds.info
@@ -0,0 +1 @@
+user_project_wrapper.gds: 208660828f647fcd16fd0933560f7825b4626344
\ No newline at end of file
diff --git a/tapeout/logs/gen_gpio_defaults.log b/tapeout/logs/gen_gpio_defaults.log
new file mode 100644
index 0000000..c547b31
--- /dev/null
+++ b/tapeout/logs/gen_gpio_defaults.log
@@ -0,0 +1,79 @@
+Step 1: Create new cells for new GPIO default vectors.
+Creating new layout file /root/project/mag/gpio_defaults_block_009.mag
+Creating new gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_009.v
+Layout file /root/project/mag/gpio_defaults_block_009.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_009.v already exists and does not need to be generated.
+Creating new layout file /root/project/mag/gpio_defaults_block_007.mag
+Creating new gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_007.v
+Creating new layout file /root/project/mag/gpio_defaults_block_087.mag
+Creating new gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_087.v
+Layout file /root/project/mag/gpio_defaults_block_007.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_007.v already exists and does not need to be generated.
+Creating new layout file /root/project/mag/gpio_defaults_block_046.mag
+Creating new gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Creating new layout file /root/project/mag/gpio_defaults_block_006.mag
+Creating new gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_006.v
+Layout file /root/project/mag/gpio_defaults_block_006.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_006.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_006.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_006.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_006.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_006.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_006.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_006.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_006.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_006.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_006.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_006.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_006.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_006.v already exists and does not need to be generated.
+Creating new layout file /root/project/mag/gpio_defaults_block_00a.mag
+Creating new gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_00a.v
+Layout file /root/project/mag/gpio_defaults_block_00a.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_00a.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_00a.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_00a.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_00a.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_00a.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_00a.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_00a.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_00a.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_00a.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_00a.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_00a.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_00a.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_00a.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Layout file /root/project/mag/gpio_defaults_block_046.mag already exists and does not need to be generated.
+Gate-level verilog file /root/project/verilog/gl/gpio_defaults_block_046.v already exists and does not need to be generated.
+Step 2: Modify top-level layouts to use the specified defaults.
+Done.
diff --git a/tapeout/logs/git.info b/tapeout/logs/git.info
new file mode 100644
index 0000000..71d0584
--- /dev/null
+++ b/tapeout/logs/git.info
@@ -0,0 +1,3 @@
+Repository: https://github.com/proppy/tiny_user_project_inverter.git
+Branch: HEAD
+Commit: ea4b0971c66d762bc141a98a3775a0a73bd7e577
\ No newline at end of file
diff --git a/tapeout/logs/git_clone.log b/tapeout/logs/git_clone.log
new file mode 100644
index 0000000..4d76db7
--- /dev/null
+++ b/tapeout/logs/git_clone.log
@@ -0,0 +1,20 @@
+https://github.com/proppy/tiny_user_project_inverter.git
+Cloning into '/root/project'...
+Note: switching to 'ea4b0971c66d762bc141a98a3775a0a73bd7e577'.
+
+You are in 'detached HEAD' state. You can look around, make experimental
+changes and commit them, and you can discard any commits you make in this
+state without impacting any branches by switching back to a branch.
+
+If you want to create a new branch to retain commits you create, you may
+do so (now or later) by using -c with the switch command. Example:
+
+ git switch -c <new-branch-name>
+
+Or undo this operation with:
+
+ git switch -
+
+Turn off this advice by setting config variable advice.detachedHead to false
+
+HEAD is now at ea4b097 harden project [skip ci]
diff --git a/tapeout/logs/klayout_gds2oas.log b/tapeout/logs/klayout_gds2oas.log
new file mode 100644
index 0000000..0c05fb0
--- /dev/null
+++ b/tapeout/logs/klayout_gds2oas.log
@@ -0,0 +1 @@
+[INFO] Changing from /mnt/uffs/user/u6549_proppy/design/tiny_user_project_inverter/jobs/tapeout/170c32a6-4605-4f10-a602-49c01b9a666d/outputs/caravel_18004515.gds to /mnt/uffs/user/u6549_proppy/design/tiny_user_project_inverter/jobs/tapeout/170c32a6-4605-4f10-a602-49c01b9a666d/outputs/caravel_18004515.oas
diff --git a/tapeout/logs/oasis.info b/tapeout/logs/oasis.info
new file mode 100644
index 0000000..bd3ed0e
--- /dev/null
+++ b/tapeout/logs/oasis.info
@@ -0,0 +1 @@
+caravel_18004515.oas: a2f72e36d2185b2167d8a43c263153543f66c2bf
\ No newline at end of file
diff --git a/tapeout/logs/pdks.info b/tapeout/logs/pdks.info
new file mode 100644
index 0000000..daefa55
--- /dev/null
+++ b/tapeout/logs/pdks.info
@@ -0,0 +1,2 @@
+Open PDKs: b8c6129fb60851c452a3136c2b8c603bb92cb180
+gf180mcuC PDK: a897aa30369d3bcec87d9d50ce9b01f320f854ef
\ No newline at end of file
diff --git a/tapeout/logs/set_user_id.log b/tapeout/logs/set_user_id.log
new file mode 100644
index 0000000..b1d3556
--- /dev/null
+++ b/tapeout/logs/set_user_id.log
@@ -0,0 +1,10 @@
+Project Chip ID is: 402670869
+Setting Project Chip ID to: 18004515
+Step 1: Modify Layout of the user_id_programming subcell
+Done!
+Step 2: Add user project ID parameter to source verilog.
+Done!
+Step 3: Add user project ID parameter to gate-level verilog.
+Done!
+Step 4: Add user project ID text to top level layout.
+Done!
diff --git a/tapeout/logs/ship_truck.log b/tapeout/logs/ship_truck.log
new file mode 100644
index 0000000..13f5247
--- /dev/null
+++ b/tapeout/logs/ship_truck.log
@@ -0,0 +1,3774 @@
+
+Magic 8.3 revision 348 - Compiled on Mon Dec 12 01:04:33 UTC 2022.
+Starting magic under Tcl interpreter
+Using the terminal as the console.
+Using NULL graphics device.
+Processing system .magicrc file
+Sourcing design .magicrc for technology gf180mcuC ...
+10 Magic internal units = 1 Lambda
+Input style import: scaleFactor=10, multiplier=2
+The following types are not handled by extraction and will be treated as non-electrical types:
+ obsactive mvobsactive filldiff fillpoly m1hole obsm1 fillm1 obsv1 m2hole obsm2 fillm2 obsv2 m3hole obsm3 fillm3 m4hole obsm4 fillm4 m5hole obsm5 fillm5 glass fillblock lvstext obscomment
+Scaled tech values by 10 / 1 to match internal grid scaling
+Loading gf180mcuC Device Generator Menu ...
+Loading "/opt/scripts/mag2gds_gf180.tcl" from command line.
+Scaled magic input cell user_project_wrapper geometry by factor of 2
+user_project_wrapper: 10000 rects
+user_project_wrapper: 20000 rects
+user_project_wrapper: 30000 rects
+user_project_wrapper: 40000 rects
+user_project_wrapper: 50000 rects
+user_project_wrapper: 60000 rects
+user_project_wrapper: 70000 rects
+user_project_wrapper: 80000 rects
+user_project_wrapper: 90000 rects
+user_project_wrapper: 100000 rects
+user_project_wrapper: 110000 rects
+user_project_wrapper: 120000 rects
+user_project_wrapper: 130000 rects
+caravel_core: 10000 rects
+caravel_core: 20000 rects
+caravel_core: 30000 rects
+caravel_core: 40000 rects
+caravel_core: 50000 rects
+caravel_core: 60000 rects
+caravel_core: 70000 rects
+caravel_core: 80000 rects
+caravel_core: 90000 rects
+caravel_core: 100000 rects
+caravel_core: 110000 rects
+caravel_core: 120000 rects
+caravel_core: 130000 rects
+caravel_core: 140000 rects
+caravel_core: 150000 rects
+caravel_core: 160000 rects
+caravel_core: 170000 rects
+caravel_core: 180000 rects
+caravel_core: 190000 rects
+caravel_core: 200000 rects
+caravel_core: 210000 rects
+caravel_core: 220000 rects
+caravel_core: 230000 rects
+caravel_core: 240000 rects
+caravel_core: 250000 rects
+caravel_core: 260000 rects
+caravel_core: 270000 rects
+caravel_core: 280000 rects
+caravel_core: 290000 rects
+caravel_core: 300000 rects
+caravel_core: 310000 rects
+caravel_core: 320000 rects
+caravel_core: 330000 rects
+caravel_core: 340000 rects
+caravel_core: 350000 rects
+caravel_core: 360000 rects
+caravel_core: 370000 rects
+caravel_core: 380000 rects
+caravel_core: 390000 rects
+caravel_core: 400000 rects
+caravel_core: 410000 rects
+caravel_core: 420000 rects
+caravel_core: 430000 rects
+caravel_core: 440000 rects
+caravel_core: 450000 rects
+caravel_core: 460000 rects
+caravel_core: 470000 rects
+caravel_core: 480000 rects
+caravel_core: 490000 rects
+caravel_core: 500000 rects
+caravel_core: 510000 rects
+caravel_core: 520000 rects
+caravel_core: 530000 rects
+caravel_core: 540000 rects
+caravel_core: 550000 rects
+caravel_core: 560000 rects
+caravel_core: 570000 rects
+caravel_core: 580000 rects
+caravel_core: 590000 rects
+caravel_core: 600000 rects
+caravel_core: 610000 rects
+caravel_core: 620000 rects
+caravel_core: 630000 rects
+caravel_core: 640000 rects
+caravel_core: 650000 rects
+caravel_core: 660000 rects
+caravel_core: 670000 rects
+caravel_core: 680000 rects
+caravel_core: 690000 rects
+caravel_core: 700000 rects
+caravel_core: 710000 rects
+caravel_core: 720000 rects
+caravel_core: 730000 rects
+caravel_core: 740000 rects
+caravel_core: 750000 rects
+caravel_core: 760000 rects
+caravel_core: 770000 rects
+caravel_core: 780000 rects
+caravel_core: 790000 rects
+caravel_core: 800000 rects
+caravel_core: 810000 rects
+caravel_core: 820000 rects
+caravel_core: 830000 rects
+caravel_core: 840000 rects
+caravel_core: 850000 rects
+caravel_core: 860000 rects
+caravel_core: 870000 rects
+caravel_core: 880000 rects
+caravel_core: 890000 rects
+caravel_core: 900000 rects
+caravel_core: 910000 rects
+caravel_core: 920000 rects
+caravel_core: 930000 rects
+caravel_core: 940000 rects
+caravel_core: 950000 rects
+caravel_core: 960000 rects
+caravel_core: 970000 rects
+caravel_core: 980000 rects
+caravel_core: 990000 rects
+caravel_core: 1000000 rects
+caravel_core: 1010000 rects
+caravel_core: 1020000 rects
+caravel_core: 1030000 rects
+caravel_core: 1040000 rects
+caravel_core: 1050000 rects
+caravel_core: 1060000 rects
+caravel_core: 1070000 rects
+caravel_core: 1080000 rects
+caravel_core: 1090000 rects
+caravel_core: 1100000 rects
+caravel_core: 1110000 rects
+caravel_core: 1120000 rects
+caravel_core: 1130000 rects
+caravel_core: 1140000 rects
+caravel_core: 1150000 rects
+caravel_core: 1160000 rects
+caravel_core: 1170000 rects
+caravel_core: 1180000 rects
+caravel_core: 1190000 rects
+caravel_core: 1200000 rects
+caravel_core: 1210000 rects
+caravel_core: 1220000 rects
+caravel_core: 1230000 rects
+caravel_core: 1240000 rects
+caravel_core: 1250000 rects
+caravel_core: 1260000 rects
+caravel_core: 1270000 rects
+caravel_core: 1280000 rects
+caravel_core: 1290000 rects
+caravel_core: 1300000 rects
+caravel_core: 1310000 rects
+caravel_core: 1320000 rects
+caravel_core: 1330000 rects
+caravel_core: 1340000 rects
+caravel_core: 1350000 rects
+caravel_core: 1360000 rects
+caravel_core: 1370000 rects
+caravel_core: 1380000 rects
+caravel_core: 1390000 rects
+caravel_core: 1400000 rects
+caravel_core: 1410000 rects
+caravel_core: 1420000 rects
+caravel_core: 1430000 rects
+caravel_core: 1440000 rects
+caravel_core: 1450000 rects
+caravel_core: 1460000 rects
+caravel_core: 1470000 rects
+caravel_core: 1480000 rects
+caravel_core: 1490000 rects
+caravel_core: 1500000 rects
+caravel_core: 1510000 rects
+caravel_core: 1520000 rects
+caravel_core: 1530000 rects
+caravel_core: 1540000 rects
+caravel_core: 1550000 rects
+caravel_core: 1560000 rects
+caravel_core: 1570000 rects
+caravel_core: 1580000 rects
+caravel_core: 1590000 rects
+caravel_core: 1600000 rects
+caravel_core: 1610000 rects
+caravel_core: 1620000 rects
+caravel_core: 1630000 rects
+caravel_core: 1640000 rects
+caravel_core: 1650000 rects
+caravel_core: 1660000 rects
+caravel_core: 1670000 rects
+caravel_core: 1680000 rects
+caravel_core: 1690000 rects
+caravel_core: 1700000 rects
+caravel_core: 1710000 rects
+caravel_core: 1720000 rects
+caravel_core: 1730000 rects
+caravel_core: 1740000 rects
+caravel_core: 1750000 rects
+caravel_core: 1760000 rects
+caravel_core: 1770000 rects
+caravel_core: 1780000 rects
+caravel_core: 1790000 rects
+caravel_core: 1800000 rects
+caravel_core: 1810000 rects
+caravel_core: 1820000 rects
+caravel_core: 1830000 rects
+caravel_core: 1840000 rects
+caravel_core: 1850000 rects
+caravel_core: 1860000 rects
+caravel_core: 1870000 rects
+caravel_core: 1880000 rects
+caravel_core: 1890000 rects
+caravel_core: 1900000 rects
+caravel_core: 1910000 rects
+caravel_core: 1920000 rects
+caravel_core: 1930000 rects
+caravel_core: 1940000 rects
+caravel_core: 1950000 rects
+caravel_core: 1960000 rects
+caravel_core: 1970000 rects
+caravel_core: 1980000 rects
+caravel_core: 1990000 rects
+caravel_core: 2000000 rects
+caravel_core: 2010000 rects
+caravel_core: 2020000 rects
+caravel_core: 2030000 rects
+caravel_core: 2040000 rects
+caravel_core: 2050000 rects
+caravel_core: 2060000 rects
+caravel_core: 2070000 rects
+caravel_core: 2080000 rects
+caravel_core: 2090000 rects
+caravel_core: 2100000 rects
+caravel_core: 2110000 rects
+caravel_core: 2120000 rects
+caravel_core: 2130000 rects
+caravel_core: 2140000 rects
+caravel_core: 2150000 rects
+caravel_core: 2160000 rects
+caravel_core: 2170000 rects
+caravel_core: 2180000 rects
+caravel_core: 2190000 rects
+caravel_core: 2200000 rects
+caravel_core: 2210000 rects
+caravel_core: 2220000 rects
+caravel_core: 2230000 rects
+caravel_core: 2240000 rects
+caravel_core: 2250000 rects
+caravel_core: 2260000 rects
+Duplicate cell in caravel_core: Instance of cell user_project_wrapper is from path /root/project/mag but cell was previously read from the current directory.
+Cell name conflict: Renaming original cell to user_project_wrapper#0.
+Warning: Renaming read-only cell "user_project_wrapper"
+Read-only status will be revoked and GDS file pointer removed.
+Duplicate cell in caravel_core: Instance of cell simple_por is from path /root/project/mag but cell was previously read from /opt/caravel/macros/simple_por/maglef.
+New path does not exist and will be ignored.
+Processing timestamp mismatches: user_id_programmingWarning: Parent cell lists instance of "spare_logic_block" at bad file path /root/project/mag/spare_logic_block.mag.
+The cell exists in the search paths at spare_logic_block.mag.
+The discovered version will be used.
+, spare_logic_blockWarning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__tiel" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__tiel.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__tiel.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__tielWarning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__tieh" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__tieh.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__tieh.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__tiehWarning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__filltie" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__filltie.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__filltie.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__filltieWarning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__endcap" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__endcap.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__endcap.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__endcapWarning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__fillcap_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fillcap_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fillcap_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__fillcap_4Warning: Parent cell lists instance of "gf180_ram_512x8_wrapper" at bad file path /root/project/mag/gf180_ram_512x8_wrapper.mag.
+The cell exists in the search paths at /opt/caravel/mgmt_core_wrapper/mag/gf180_ram_512x8_wrapper.mag.
+The discovered version will be used.
+gf180_ram_512x8_wrapper: 10000 rects
+, gf180_ram_512x8_wrapper, simple_poruser_project_wrapper: 10000 rects
+user_project_wrapper: 20000 rects
+user_project_wrapper: 30000 rects
+user_project_wrapper: 40000 rects
+user_project_wrapper: 50000 rects
+user_project_wrapper: 60000 rects
+user_project_wrapper: 70000 rects
+user_project_wrapper: 80000 rects
+user_project_wrapper: 90000 rects
+user_project_wrapper: 100000 rects
+user_project_wrapper: 110000 rects
+user_project_wrapper: 120000 rects
+user_project_wrapper: 130000 rects
+user_project_wrapper: 140000 rects
+user_project_wrapper: 150000 rects
+, user_project_wrappertiny_user_project: 10000 rects
+tiny_user_project: 20000 rects
+tiny_user_project: 30000 rects
+tiny_user_project: 40000 rects
+tiny_user_project: 50000 rects
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__antenna.mag is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fill_1.mag is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_8.mag is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_4 is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_32.mag is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_16.mag is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fill_2.mag is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_64.mag is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__endcap is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__filltie is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__clkinv_1.mag is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_3.mag is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in tiny_user_project: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tiel is from path /root/project/mag/pdk/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+, tiny_user_projectWarning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkbuf_3" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_3.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_3.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkbuf_3Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkinv_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkinv_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkinv_1.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkinv_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__fill_2" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fill_2.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fill_2.mag.
+The discovered version will be used.
+Scaled magic input cell gf180mcu_fd_sc_mcu7t5v0__fill_2 geometry by factor of 2
+, gf180mcu_fd_sc_mcu7t5v0__fill_2Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__fill_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fill_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fill_1.mag.
+The discovered version will be used.
+Scaled magic input cell gf180mcu_fd_sc_mcu7t5v0__fill_1 geometry by factor of 2
+, gf180mcu_fd_sc_mcu7t5v0__fill_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__fillcap_16" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fillcap_16.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fillcap_16.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__fillcap_16Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__fillcap_32" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fillcap_32.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fillcap_32.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__fillcap_32Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__fillcap_8" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fillcap_8.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fillcap_8.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__fillcap_8Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__fillcap_64" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fillcap_64.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__fillcap_64.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__fillcap_64Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__antenna" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__antenna.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__antenna.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__antennaWarning: Parent cell lists instance of "housekeeping" at bad file path /root/project/mag/housekeeping.mag.
+The cell exists in the search paths at housekeeping.mag.
+The discovered version will be used.
+housekeeping: 10000 rects
+housekeeping: 20000 rects
+housekeeping: 30000 rects
+housekeeping: 40000 rects
+housekeeping: 50000 rects
+housekeeping: 60000 rects
+housekeeping: 70000 rects
+housekeeping: 80000 rects
+housekeeping: 90000 rects
+housekeeping: 100000 rects
+housekeeping: 110000 rects
+housekeeping: 120000 rects
+housekeeping: 130000 rects
+housekeeping: 140000 rects
+housekeeping: 150000 rects
+housekeeping: 160000 rects
+housekeeping: 170000 rects
+housekeeping: 180000 rects
+housekeeping: 190000 rects
+housekeeping: 200000 rects
+housekeeping: 210000 rects
+housekeeping: 220000 rects
+housekeeping: 230000 rects
+housekeeping: 240000 rects
+housekeeping: 250000 rects
+housekeeping: 260000 rects
+housekeeping: 270000 rects
+housekeeping: 280000 rects
+housekeeping: 290000 rects
+housekeeping: 300000 rects
+housekeeping: 310000 rects
+housekeeping: 320000 rects
+housekeeping: 330000 rects
+housekeeping: 340000 rects
+housekeeping: 350000 rects
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__antenna is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fill_2 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fill_1 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_4 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_8 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_16 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_32 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_64 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__endcap is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__filltie is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__clkinv_1 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tieh is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in housekeeping: Instance of cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_3 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+, housekeepingWarning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__buf_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__buf_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__buf_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__buf_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkbuf_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_1.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkbuf_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkbuf_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkbuf_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkbuf_2" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_2.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_2.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkbuf_2Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__dlyb_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dlyb_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dlyb_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__dlyb_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkbuf_8" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_8.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_8.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkbuf_8Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__buf_8" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__buf_8.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__buf_8.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__buf_8Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkbuf_12" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_12.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkbuf_12.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkbuf_12Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__dffrnq_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffrnq_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffrnq_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__dffrnq_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__dffrnq_2" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffrnq_2.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffrnq_2.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__dffrnq_2Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__dffrnq_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffrnq_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffrnq_1.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__dffrnq_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__dffnsnq_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffnsnq_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffnsnq_1.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__dffnsnq_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__dffnrnq_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffnrnq_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffnrnq_1.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__dffnrnq_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__dffq_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffq_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffq_1.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__dffq_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__dffsnq_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffsnq_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffsnq_1.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__dffsnq_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__dffsnq_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffsnq_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffsnq_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__dffsnq_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__dffsnq_2" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffsnq_2.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__dffsnq_2.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__dffsnq_2Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__and2_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__and2_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__and2_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__and2_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__mux2_2" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__mux2_2.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__mux2_2.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__mux2_2Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__nor2_2" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__nor2_2.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__nor2_2.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__nor2_2Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__oai21_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai21_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai21_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__oai21_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__aoi222_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__aoi222_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__aoi222_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__aoi222_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__nand2_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__nand2_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__nand2_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__nand2_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__aoi221_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__aoi221_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__aoi221_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__aoi221_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__aoi22_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__aoi22_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__aoi22_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__aoi22_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__aoi21_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__aoi21_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__aoi21_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__aoi21_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__and3_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__and3_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__and3_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__and3_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__oai32_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai32_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai32_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__oai32_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__nand3_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__nand3_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__nand3_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__nand3_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__nor2_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__nor2_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__nor2_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__nor2_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__oai211_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai211_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai211_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__oai211_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__oai31_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai31_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai31_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__oai31_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__or2_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__or2_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__or2_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__or2_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__oai22_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai22_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai22_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__oai22_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__xor2_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__xor2_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__xor2_1.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__xor2_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__aoi211_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__aoi211_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__aoi211_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__aoi211_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__oai221_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai221_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai221_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__oai221_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkinv_2" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkinv_2.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkinv_2.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkinv_2Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__inv_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__inv_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__inv_1.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__inv_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__oai222_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai222_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__oai222_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__oai222_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__mux2_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__mux2_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__mux2_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__mux2_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__inv_2" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__inv_2.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__inv_2.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__inv_2Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__xor2_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__xor2_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__xor2_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__xor2_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__xor2_2" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__xor2_2.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__xor2_2.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__xor2_2Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__xnor2_2" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__xnor2_2.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__xnor2_2.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__xnor2_2Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__inv_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__inv_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__inv_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__inv_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__xnor2_1" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__xnor2_1.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__xnor2_1.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__xnor2_1Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkinv_4" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkinv_4.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkinv_4.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkinv_4Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkinv_3" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkinv_3.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkinv_3.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkinv_3Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__clkinv_8" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkinv_8.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__clkinv_8.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__clkinv_8Warning: Parent cell lists instance of "gf180mcu_fd_sc_mcu7t5v0__inv_3" at bad file path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__inv_3.mag.
+The cell exists in the search paths at /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag/gf180mcu_fd_sc_mcu7t5v0__inv_3.mag.
+The discovered version will be used.
+, gf180mcu_fd_sc_mcu7t5v0__inv_3Duplicate cell in gpio_defaults_block_046: Instance of cell gf180mcu_fd_sc_mcu7t5v0__endcap is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_046: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_4 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_046: Instance of cell gf180mcu_fd_sc_mcu7t5v0__filltie is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_046: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tieh is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_046: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tiel is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+, gpio_defaults_block_046Duplicate cell in gpio_defaults_block_00a: Instance of cell gf180mcu_fd_sc_mcu7t5v0__endcap is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_00a: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_4 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_00a: Instance of cell gf180mcu_fd_sc_mcu7t5v0__filltie is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_00a: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tieh is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_00a: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tiel is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+, gpio_defaults_block_00aDuplicate cell in gpio_defaults_block_006: Instance of cell gf180mcu_fd_sc_mcu7t5v0__endcap is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_006: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_4 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_006: Instance of cell gf180mcu_fd_sc_mcu7t5v0__filltie is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_006: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tieh is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_006: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tiel is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+, gpio_defaults_block_006Duplicate cell in gpio_defaults_block_007: Instance of cell gf180mcu_fd_sc_mcu7t5v0__endcap is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_007: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_4 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_007: Instance of cell gf180mcu_fd_sc_mcu7t5v0__filltie is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_007: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tieh is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_007: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tiel is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+, gpio_defaults_block_007Duplicate cell in gpio_defaults_block_087: Instance of cell gf180mcu_fd_sc_mcu7t5v0__endcap is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_087: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_4 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_087: Instance of cell gf180mcu_fd_sc_mcu7t5v0__filltie is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_087: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tieh is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_087: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tiel is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+, gpio_defaults_block_087Duplicate cell in gpio_defaults_block_009: Instance of cell gf180mcu_fd_sc_mcu7t5v0__endcap is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_009: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_4 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_009: Instance of cell gf180mcu_fd_sc_mcu7t5v0__filltie is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_009: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tieh is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in gpio_defaults_block_009: Instance of cell gf180mcu_fd_sc_mcu7t5v0__tiel is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+, gpio_defaults_block_009Warning: Parent cell lists instance of "mprj_io_buffer" at bad file path /root/project/mag/mprj_io_buffer.mag.
+The cell exists in the search paths at mprj_io_buffer.mag.
+The discovered version will be used.
+Duplicate cell in mprj_io_buffer: Instance of cell gf180mcu_fd_sc_mcu7t5v0__antenna is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in mprj_io_buffer: Instance of cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_8 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in mprj_io_buffer: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fill_2 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in mprj_io_buffer: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fill_1 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in mprj_io_buffer: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_8 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in mprj_io_buffer: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_4 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in mprj_io_buffer: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_16 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in mprj_io_buffer: Instance of cell gf180mcu_fd_sc_mcu7t5v0__fillcap_32 is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in mprj_io_buffer: Instance of cell gf180mcu_fd_sc_mcu7t5v0__endcap is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+Duplicate cell in mprj_io_buffer: Instance of cell gf180mcu_fd_sc_mcu7t5v0__filltie is from path /opt/pdks/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag but cell was previously read from /opt/pdks/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag.
+New path does not exist and will be ignored.
+, mprj_io_buffer.
+Processing timestamp mismatches: user_id_textblock, chip_io, open_source, copyright_block, caravel_corecaravel_power_routing: 10000 rects
+caravel_power_routing: 20000 rects
+caravel_power_routing: 30000 rects
+caravel_power_routing: 40000 rects
+caravel_power_routing: 50000 rects
+caravel_power_routing: 60000 rects
+caravel_power_routing: 70000 rects
+caravel_power_routing: 80000 rects
+caravel_power_routing: 90000 rects
+caravel_power_routing: 100000 rects
+caravel_power_routing: 110000 rects
+, caravel_power_routingScaled magic input cell caravel_motto geometry by factor of 2
+, caravel_motto, caravel_logo.
+Scaled magic input cell font_73 geometry by factor of 2
+Scaled magic input cell font_69 geometry by factor of 2
+Scaled magic input cell font_68 geometry by factor of 2
+Scaled magic input cell font_67 geometry by factor of 2
+Scaled magic input cell font_65 geometry by factor of 2
+Scaled magic input cell font_61 geometry by factor of 2
+Scaled magic input cell font_54 geometry by factor of 2
+Scaled magic input cell font_53 geometry by factor of 2
+Scaled magic input cell font_49 geometry by factor of 2
+Scaled magic input cell font_43 geometry by factor of 2
+Scaled magic input cell font_22 geometry by factor of 2
+Scaled magic input cell font_6E geometry by factor of 2
+Scaled magic input cell font_6C geometry by factor of 2
+gf180mcu_fd_ip_sram__sram512x8m8wm1: 10000 rects
+gf180mcu_fd_ip_sram__sram512x8m8wm1: 20000 rects
+Scaled magic input cell pmos_5p043105913020110_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p043105913020105_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p043105913020103_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p043105913020104_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p043105913020108_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p043105913020109_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p043105913020107_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p043105913020106_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302044_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$204401708_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$204400684_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$204399660_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$204398636_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$204147756_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201252908_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201251884_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$02_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204408876_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204407852_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204406828_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204405804_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204404780_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204403756_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204402732_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$202406956_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$202394668_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$201262124_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$46894124_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$45004844_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB_05_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$45111340_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY243105913020105_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY24310591302033_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY24310591302031_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY24310591302019_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE43105913020106_51_0 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE03_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL4310591302032_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL07_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$01_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$04_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY2_01_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_01_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p043105913020101_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p043105913020100_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p043105913020111_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302099_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p043105913020102_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$204146732_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$204145708_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$204144684_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$204143660_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$204142636_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204222508_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204221484_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204220460_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204141612_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204140588_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204139564_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$204138540_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY2$$204150828_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE$11_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE$10_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL_01_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_02_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302043_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302041_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302035_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302020_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302014_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302042_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302040_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302039_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302010_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p0431059130208_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302036_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$202397740_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302035_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$202396716_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$202395692_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE4310591302027_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_01_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE4310591302037_512x8m81 geometry by factor of 10
+Scaled magic input cell via2_x2_512x8m81 geometry by factor of 10
+Scaled magic input cell via2_512x8m81 geometry by factor of 10
+Scaled magic input cell via1_x2_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell via1_x2_512x8m81 geometry by factor of 10
+Scaled magic input cell via2_x2_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell via1_x2_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell via1_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell po_m1_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302038_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302027_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302031_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302013_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302022_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302024_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302025_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302030_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302034_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302033_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302032_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302028_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302023_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302012_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302037_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302026_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302036_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302029_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$45008940_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$45006892_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$45005868_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1c$$203396140_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$45003820_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$45002796_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$43374636_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB_285_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$44997676_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY2$$45109292_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY2$$44754988_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY2$$44753964_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE4310591302034_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL04_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL03_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL02_512x8m81 geometry by factor of 10
+Scaled magic input cell via1_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell via1_512x8m81 geometry by factor of 10
+Scaled magic input cell via2_x2_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302019_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302021_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302018_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302015_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302016_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302017_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$43371564_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB_04_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$46558252_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$46557228_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$46556204_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$46555180_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL_01_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL06_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302051_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302049_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302048_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302047_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p0431059130203_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302052_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302050_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302046_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302045_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2431059130207_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1431059130200_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$168351788_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB_02_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE4310591302040_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE4310591302039_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL_01_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE4310591302041_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE4310591302038_512x8m81 geometry by factor of 10
+mux821_512x8m81: 10000 rects
+Scaled magic input cell via2_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p0431059130201_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p0431059130202_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p0431059130200_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2431059130201_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302020_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1431059130208_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$47122476_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY24310591302030_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL09_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL05_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302029_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302018_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE4310591302028_512x8m81 geometry by factor of 10
+Scaled magic input cell po_m1_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell po_m1_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p0431059130209_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p0431059130206_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p0431059130204_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302011_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p0431059130207_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p0431059130205_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$46895148_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$43368492_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$43375660_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$46893100_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$46892076_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL08_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302026_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$44741676_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$43370540_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302025_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$45013036_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$45012012_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE4310591302024_512x8m81 geometry by factor of 10
+Scaled magic input cell via2_R90_512x8m81_0 geometry by factor of 10
+Scaled magic input cell via1_x2_R90_512x8m81_0 geometry by factor of 10
+Scaled magic input cell via1_R270_512x8m81_0 geometry by factor of 10
+Scaled magic input cell via1_R90_512x8m81_0 geometry by factor of 10
+Scaled magic input cell M3_M2$$43368492_512x8m81_0 geometry by factor of 10
+Scaled magic input cell M2_M1$$46894124_512x8m81_0 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$45111340_512x8m81_0 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE4310591302075_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL$$47121452_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL$$46277676_512x8m81 geometry by factor of 10
+Scaled magic input cell via2_x2_R270_512x8m81_0 geometry by factor of 10
+Scaled magic input cell via1_x2_R270_512x8m81_0 geometry by factor of 10
+Scaled magic input cell via2_x2_R90_512x8m81_0 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302097_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302095_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302098_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302096_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$47117356_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$43375660_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$46274604_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY2$$46559276_512x8m81_0 geometry by factor of 10
+Scaled magic input cell M1_NWELL$$44998700_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302021_512x8m81 geometry by factor of 10
+Scaled magic input cell 018SRAM_cell1_2x_512x8m81 geometry by factor of 2
+Scaled magic input cell 018SRAM_strap1_2x_512x8m81 geometry by factor of 2
+Scaled magic input cell M3_M24310591302023_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302022_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201416748_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M243105913020102_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302095_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302097_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M243105913020101_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M243105913020100_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302099_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302098_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302096_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302094_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302091_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302090_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302089_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302088_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302086_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302085_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302084_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302083_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302082_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302042_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302093_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302092_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302087_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302081_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302080_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302016_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302017_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2431059130206_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302012_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M243105913020104_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M143105913020103_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2431059130205_512x8m81 geometry by factor of 10
+Scaled magic input cell Cell_array8x8_512x8m81 geometry by factor of 2
+Scaled magic input cell 018SRAM_strap1_2x_bndry_512x8m81 geometry by factor of 2
+Scaled magic input cell pmos_5p04310591302055_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302054_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302053_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302056_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302055_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302054_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302052_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302060_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302061_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47819820_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47333420_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47332396_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47108140_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$47515692_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$43380780_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$43379756_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$43378732_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302058_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302057_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302057_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302058_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302059_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47333420_150_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47108140_149_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$43368492_151_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1_154_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$43380780_152_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$43379756_153_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$45110316_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY2_155_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47334444_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$43368492_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$43377708_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$34864172_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$47818796_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY2$$46559276_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL14_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302062_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302056_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302053_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47633452_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47632428_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$43368492_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302051_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$47631404_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$47630380_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$47114284_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL13_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL12_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302068_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302072_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$47327276_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$43376684_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY24310591302060_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302070_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302071_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$47335468_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL10_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY2_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302067_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47644716_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$47640620_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$47500332_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY24310591302059_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302063_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302064_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302066_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302065_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47645740_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL11_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302069_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_02_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201412652_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$47115308_512x8m81 geometry by factor of 10
+gen_512x8_512x8m81: 10000 rects
+gen_512x8_512x8m81: 20000 rects
+Scaled magic input cell pmos_5p04310591302082_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302080_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302079_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302077_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302081_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302078_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302076_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302075_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302072_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302050_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201255980_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302074_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302073_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE4310591302071_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE4310591302069_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE4310591302070_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302094_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302092_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302089_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302088_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302074_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302091_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302073_512x8m81 geometry by factor of 10
+Scaled magic input cell pmos_5p04310591302087_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302093_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302090_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302083_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302084_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302085_512x8m81 geometry by factor of 10
+Scaled magic input cell nmos_5p04310591302086_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302064_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$169756716_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$169755692_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$169753644_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$48231468_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$48229420_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$48228396_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$48227372_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$48066604_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302065_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1_01_R270_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$199746604_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$170064940_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$170063916_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$170061868_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$168351788_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$48316460_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$48224300_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$48222252_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$48221228_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$48220204_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$48219180_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$48218156_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$48217132_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$34864172_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB_03_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB_03_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB_02_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB$$48312364_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY24310591302067_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY24310591302066_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY24310591302062_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_POLY24310591302061_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_03_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_02_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_01_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE4310591302068_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE06_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE02_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE01_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL_03_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL_02_R90_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL17_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL16_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NWELL01_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE4310591302063_512x8m81 geometry by factor of 10
+Scaled magic input cell CON_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201401388_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$202405932_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE4310591302049_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE4310591302048_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE4310591302047_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302015_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302013_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302011_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2431059130209_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2431059130202_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201415724_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201414700_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201413676_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201258028_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201254956_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201253932_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201250860_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201249836_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M2$$201248812_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1431059130204_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1431059130203_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$201261100_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$201260076_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M1$$199747628_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB4310591302014_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB4310591302010_512x8m81 geometry by factor of 10
+G_ring_512x8m81: 10000 rects
+Scaled magic input cell M1_PSUB4310591302046_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB4310591302045_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB4310591302044_512x8m81 geometry by factor of 10
+Scaled magic input cell M1_PSUB4310591302043_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302079_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302078_512x8m81 geometry by factor of 10
+Scaled magic input cell M3_M24310591302077_512x8m81 geometry by factor of 10
+Scaled magic input cell M2_M14310591302076_512x8m81 geometry by factor of 10
+Scaled magic input cell font_76 geometry by factor of 2
+Scaled magic input cell font_75 geometry by factor of 2
+Scaled magic input cell font_72 geometry by factor of 2
+Scaled magic input cell font_70 geometry by factor of 2
+Scaled magic input cell font_66 geometry by factor of 2
+Scaled magic input cell font_64 geometry by factor of 2
+Scaled magic input cell font_63 geometry by factor of 2
+Scaled magic input cell font_62 geometry by factor of 2
+Scaled magic input cell font_50 geometry by factor of 2
+Scaled magic input cell font_47 geometry by factor of 2
+Scaled magic input cell font_46 geometry by factor of 2
+Scaled magic input cell font_45 geometry by factor of 2
+Scaled magic input cell font_44 geometry by factor of 2
+Scaled magic input cell font_32 geometry by factor of 2
+Scaled magic input cell font_30 geometry by factor of 2
+Scaled magic input cell font_29 geometry by factor of 2
+Scaled magic input cell font_28 geometry by factor of 2
+Scaled magic input cell font_6F geometry by factor of 2
+Scaled magic input cell font_4B geometry by factor of 2
+Scaled magic input cell font_2D geometry by factor of 2
+gf180mcu_fd_io__fill10: 10000 rects
+Scaled magic input cell M5_M4_CDNS_406619531451 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_406619531450 geometry by factor of 10
+GF_NI_FILL10_0: 10000 rects
+Scaled magic input cell M4_M3_CDNS_406619531453 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_406619531452 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314510 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_406619531459 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_406619531457 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_406619531456 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_406619531454 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_406619531458 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_406619531455 geometry by factor of 10
+POWER_RAIL_COR: 10000 rects
+POWER_RAIL_COR: 20000 rects
+POWER_RAIL_COR: 30000 rects
+POWER_RAIL_COR: 40000 rects
+POWER_RAIL_COR: 50000 rects
+POWER_RAIL_COR: 60000 rects
+POWER_RAIL_COR: 70000 rects
+POWER_RAIL_COR: 80000 rects
+POWER_RAIL_COR: 90000 rects
+POWER_RAIL_COR: 100000 rects
+POWER_RAIL_COR: 110000 rects
+POWER_RAIL_COR: 120000 rects
+POWER_RAIL_COR: 130000 rects
+POWER_RAIL_COR: 140000 rects
+POWER_RAIL_COR: 150000 rects
+POWER_RAIL_COR: 160000 rects
+POWER_RAIL_COR: 170000 rects
+POWER_RAIL_COR: 180000 rects
+POWER_RAIL_COR: 190000 rects
+POWER_RAIL_COR: 200000 rects
+POWER_RAIL_COR: 210000 rects
+POWER_RAIL_COR: 220000 rects
+POWER_RAIL_COR: 230000 rects
+POWER_RAIL_COR: 240000 rects
+POWER_RAIL_COR: 250000 rects
+POWER_RAIL_COR: 260000 rects
+POWER_RAIL_COR: 270000 rects
+POWER_RAIL_COR: 280000 rects
+POWER_RAIL_COR: 290000 rects
+POWER_RAIL_COR: 300000 rects
+POWER_RAIL_COR: 310000 rects
+POWER_RAIL_COR: 320000 rects
+POWER_RAIL_COR: 330000 rects
+POWER_RAIL_COR: 340000 rects
+POWER_RAIL_COR: 350000 rects
+POWER_RAIL_COR: 360000 rects
+POWER_RAIL_COR: 370000 rects
+POWER_RAIL_COR: 380000 rects
+POWER_RAIL_COR: 390000 rects
+POWER_RAIL_COR: 400000 rects
+POWER_RAIL_COR: 410000 rects
+POWER_RAIL_COR: 420000 rects
+POWER_RAIL_COR: 430000 rects
+POWER_RAIL_COR: 440000 rects
+POWER_RAIL_COR: 450000 rects
+POWER_RAIL_COR: 460000 rects
+POWER_RAIL_COR: 470000 rects
+POWER_RAIL_COR: 480000 rects
+POWER_RAIL_COR: 490000 rects
+POWER_RAIL_COR: 500000 rects
+POWER_RAIL_COR: 510000 rects
+Scaled magic input cell M5_M4_CDNS_40661953145532 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145531 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145530 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145505 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145504 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145503 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145493 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145506 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145507 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145508 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145509 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145510 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145511 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145512 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145513 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145514 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145515 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145516 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145501 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145517 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145518 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145519 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145495 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145496 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145441 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145462 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145468 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145469 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145470 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145484 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145485 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145460 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145443 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145487 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145459 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145456 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145454 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145497 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145498 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145499 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145500 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145533 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145534 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145535 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145536 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145537 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145538 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145539 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145540 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145541 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145458 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145440 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145463 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145415 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145461 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145444 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145457 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145488 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145486 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145448 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145452 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145525 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145524 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145523 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145522 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145521 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145520 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145502 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145483 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145482 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145480 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145479 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145467 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145450 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145478 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145477 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145476 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145475 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145474 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145473 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145494 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145472 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145471 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145436 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145529 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145528 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145527 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145526 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145481 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145446 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145445 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145442 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145425 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145435 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145433 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145434 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145455 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145432 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145430 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145431 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145451 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145429 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145453 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145439 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145427 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145492 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145449 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145447 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145417 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145423 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145419 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145428 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145438 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145416 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145422 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145421 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145420 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145437 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145491 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145490 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145489 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145466 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145465 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145464 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145426 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145424 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_40661953145418 geometry by factor of 10
+POWER_RAIL_COR_0: 10000 rects
+POWER_RAIL_COR_0: 20000 rects
+POWER_RAIL_COR_0: 30000 rects
+POWER_RAIL_COR_0: 40000 rects
+POWER_RAIL_COR_0: 50000 rects
+POWER_RAIL_COR_0: 60000 rects
+POWER_RAIL_COR_0: 70000 rects
+POWER_RAIL_COR_0: 80000 rects
+POWER_RAIL_COR_0: 90000 rects
+POWER_RAIL_COR_0: 100000 rects
+POWER_RAIL_COR_0: 110000 rects
+POWER_RAIL_COR_0: 120000 rects
+POWER_RAIL_COR_0: 130000 rects
+POWER_RAIL_COR_0: 140000 rects
+POWER_RAIL_COR_0: 150000 rects
+POWER_RAIL_COR_0: 160000 rects
+POWER_RAIL_COR_0: 170000 rects
+POWER_RAIL_COR_0: 180000 rects
+POWER_RAIL_COR_0: 190000 rects
+POWER_RAIL_COR_0: 200000 rects
+POWER_RAIL_COR_0: 210000 rects
+POWER_RAIL_COR_0: 220000 rects
+POWER_RAIL_COR_0: 230000 rects
+POWER_RAIL_COR_0: 240000 rects
+POWER_RAIL_COR_0: 250000 rects
+POWER_RAIL_COR_0: 260000 rects
+POWER_RAIL_COR_0: 270000 rects
+POWER_RAIL_COR_0: 280000 rects
+POWER_RAIL_COR_0: 290000 rects
+POWER_RAIL_COR_0: 300000 rects
+POWER_RAIL_COR_0: 310000 rects
+POWER_RAIL_COR_0: 320000 rects
+POWER_RAIL_COR_0: 330000 rects
+POWER_RAIL_COR_0: 340000 rects
+POWER_RAIL_COR_0: 350000 rects
+POWER_RAIL_COR_0: 360000 rects
+POWER_RAIL_COR_0: 370000 rects
+POWER_RAIL_COR_0: 380000 rects
+POWER_RAIL_COR_0: 390000 rects
+POWER_RAIL_COR_0: 400000 rects
+POWER_RAIL_COR_0: 410000 rects
+POWER_RAIL_COR_0: 420000 rects
+POWER_RAIL_COR_0: 430000 rects
+POWER_RAIL_COR_0: 440000 rects
+POWER_RAIL_COR_0: 450000 rects
+POWER_RAIL_COR_0: 460000 rects
+POWER_RAIL_COR_0: 470000 rects
+POWER_RAIL_COR_0: 480000 rects
+POWER_RAIL_COR_0: 490000 rects
+POWER_RAIL_COR_0: 500000 rects
+POWER_RAIL_COR_0: 510000 rects
+POWER_RAIL_COR_0: 520000 rects
+Scaled magic input cell M4_M3_CDNS_40661953145615 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145614 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145554 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145551 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145550 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145549 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145548 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145610 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145611 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145612 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145613 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145606 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145607 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145608 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145609 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145603 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145604 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145605 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145599 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145600 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145601 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145602 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145552 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145598 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145571 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145573 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145580 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145581 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145584 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145585 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145579 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145586 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145578 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145588 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145590 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145592 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145546 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145544 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145555 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145561 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145593 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145594 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145595 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145596 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145597 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145616 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145646 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145647 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145648 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145649 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145583 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145582 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145572 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145574 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145587 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145589 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145591 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145556 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145543 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145558 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145542 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145650 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145570 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145569 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145568 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145567 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145566 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145656 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145655 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145654 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145653 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145652 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145651 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145617 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145662 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145661 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145660 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145659 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145658 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145657 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145666 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145665 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145664 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145663 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145577 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145565 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145564 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145563 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145562 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145619 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145621 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145623 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145625 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145629 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145627 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145631 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145545 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145635 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145633 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145547 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145557 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145553 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145559 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145560 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145618 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145637 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145620 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145624 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145622 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145628 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145626 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145630 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145634 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145632 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145636 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145640 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145638 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145642 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145668 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145667 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145645 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145644 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145643 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145641 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145639 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145576 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_40661953145575 geometry by factor of 10
+POWER_RAIL_COR_1: 10000 rects
+POWER_RAIL_COR_1: 20000 rects
+Scaled magic input cell M1_PSUB_CDNS_40661953145674 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145669 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145676 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145675 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145673 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145672 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145670 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145671 geometry by factor of 10
+Scaled magic input cell polygon00001 geometry by factor of 2
+Scaled magic input cell polygon00002 geometry by factor of 2
+Scaled magic input cell polygon00003 geometry by factor of 2
+Scaled magic input cell polygon00004 geometry by factor of 2
+Scaled magic input cell polygon00005 geometry by factor of 2
+Scaled magic input cell polygon00006 geometry by factor of 2
+Scaled magic input cell polygon00015 geometry by factor of 2
+Scaled magic input cell polygon00016 geometry by factor of 2
+Scaled magic input cell polygon00017 geometry by factor of 2
+Scaled magic input cell polygon00018 geometry by factor of 2
+Scaled magic input cell polygon00019 geometry by factor of 2
+Scaled magic input cell polygon00020 geometry by factor of 2
+Scaled magic input cell polygon00026 geometry by factor of 2
+Scaled magic input cell polygon00027 geometry by factor of 2
+Scaled magic input cell polygon00028 geometry by factor of 2
+Scaled magic input cell polygon00029 geometry by factor of 2
+Scaled magic input cell polygon00030 geometry by factor of 2
+Scaled magic input cell polygon00031 geometry by factor of 2
+moscap_routing: 10000 rects
+moscap_routing: 20000 rects
+moscap_routing: 30000 rects
+moscap_routing: 40000 rects
+moscap_routing: 50000 rects
+moscap_routing: 60000 rects
+moscap_routing: 70000 rects
+moscap_routing: 80000 rects
+moscap_routing: 90000 rects
+moscap_routing: 100000 rects
+moscap_routing: 110000 rects
+moscap_routing: 120000 rects
+moscap_routing: 130000 rects
+moscap_routing: 140000 rects
+moscap_routing: 150000 rects
+Scaled magic input cell M3_M2_CDNS_40661953145776 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145773 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145771 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145770 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145768 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145766 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145764 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145762 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145760 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145758 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145756 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145754 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145753 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145750 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145747 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145746 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145744 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145742 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145741 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145739 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145738 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145737 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145730 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145727 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145726 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145719 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145696 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145693 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145691 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145690 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145689 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145175 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145775 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145774 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145772 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145769 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145767 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145765 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145763 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145761 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145759 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145757 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145755 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145752 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145751 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145749 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145748 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145745 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145743 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145740 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145736 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145735 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145734 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145733 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145732 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145731 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145729 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145728 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145725 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145724 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145722 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145694 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145692 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145688 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145687 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145686 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145183 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145723 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145721 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145720 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145718 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145717 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145716 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145715 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145714 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145713 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145712 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145711 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145710 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145709 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145708 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145707 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145706 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145705 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145704 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145703 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145702 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145701 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145700 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145699 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145698 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145697 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145695 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145685 geometry by factor of 10
+Scaled magic input cell nmoscap_6p0_CDNS_406619531454 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145129 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145126 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145684 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145683 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145682 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145681 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145680 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145679 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145678 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145677 geometry by factor of 10
+Scaled magic input cell top_routing_cor geometry by factor of 10
+power_via_cor_5: 10000 rects
+power_via_cor_5: 20000 rects
+power_via_cor_5: 30000 rects
+power_via_cor_5: 40000 rects
+power_via_cor_5: 50000 rects
+Scaled magic input cell M3_M2_CDNS_40661953145804 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145803 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145802 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145801 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145800 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145799 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145798 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145797 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145796 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145795 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145786 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145785 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145784 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145783 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145782 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145781 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314590 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314587 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314584 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314588 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145780 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145779 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145778 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145777 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145805 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145794 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145793 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145791 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145788 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145292 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145147 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_406619531456 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_406619531455 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_406619531452 geometry by factor of 10
+nmos_clamp_20_50_4: 10000 rects
+nmos_clamp_20_50_4: 20000 rects
+nmos_clamp_20_50_4: 30000 rects
+Scaled magic input cell nmos_6p0_CDNS_406619531457 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145792 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145790 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145789 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145787 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145158 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145149 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145136 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145134 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145133 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145130 geometry by factor of 10
+Scaled magic input cell M1_POLY2_CDNS_40661953145132 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145135 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145131 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_406619531459 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_406619531458 geometry by factor of 10
+Scaled magic input cell ppolyf_u_CDNS_406619531453 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145128 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145127 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145103 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145102 geometry by factor of 10
+Scaled magic input cell M1_POLY2_CDNS_40661953145110 geometry by factor of 10
+Scaled magic input cell M1_POLY2_CDNS_40661953145109 geometry by factor of 10
+Scaled magic input cell M1_POLY2_CDNS_40661953145108 geometry by factor of 10
+Scaled magic input cell M1_POLY2_CDNS_40661953145106 geometry by factor of 10
+Scaled magic input cell M1_POLY2_CDNS_40661953145105 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145111 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145107 geometry by factor of 10
+GF_NI_DVSS_BASE: 10000 rects
+GF_NI_DVSS_BASE: 20000 rects
+GF_NI_DVSS_BASE: 30000 rects
+GF_NI_DVSS_BASE: 40000 rects
+GF_NI_DVSS_BASE: 50000 rects
+GF_NI_DVSS_BASE: 60000 rects
+GF_NI_DVSS_BASE: 70000 rects
+GF_NI_DVSS_BASE: 80000 rects
+Scaled magic input cell np_6p0_CDNS_406619531451 geometry by factor of 10
+Scaled magic input cell nmoscap_6p0_CDNS_406619531450 geometry by factor of 10
+nmos_clamp_20_50_4_DVSS: 10000 rects
+nmos_clamp_20_50_4_DVSS: 20000 rects
+nmos_clamp_20_50_4_DVSS: 30000 rects
+Scaled magic input cell M2_M1_CDNS_40661953145162 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145146 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145140 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145138 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314586 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314585 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314574 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314573 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145161 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145160 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145159 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145125 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145122 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145118 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145117 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145113 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145112 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145124 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145123 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145155 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145153 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145152 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145150 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314598 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314597 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314596 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314594 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314593 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314592 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314589 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145157 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145156 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145154 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145151 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145148 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145145 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145144 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145143 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145142 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145141 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145101 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145100 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_4066195314599 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_4066195314570 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_4066195314569 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_4066195314568 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_4066195314567 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_4066195314566 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_4066195314565 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_4066195314564 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_4066195314572 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_4066195314571 geometry by factor of 10
+Bondpad_5LM: 10000 rects
+Bondpad_5LM: 20000 rects
+Bondpad_5LM: 30000 rects
+Bondpad_5LM: 40000 rects
+Bondpad_5LM: 50000 rects
+Bondpad_5LM: 60000 rects
+Scaled magic input cell M5_M4_CDNS_4066195314556 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_4066195314555 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_4066195314554 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_4066195314553 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_4066195314551 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_4066195314549 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_4066195314547 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_4066195314546 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314552 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314550 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314548 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314545 geometry by factor of 10
+5LM_METAL_RAIL: 10000 rects
+5LM_METAL_RAIL: 20000 rects
+5LM_METAL_RAIL: 30000 rects
+5LM_METAL_RAIL: 40000 rects
+5LM_METAL_RAIL: 50000 rects
+5LM_METAL_RAIL: 60000 rects
+5LM_METAL_RAIL: 70000 rects
+5LM_METAL_RAIL: 80000 rects
+5LM_METAL_RAIL: 90000 rects
+5LM_METAL_RAIL: 100000 rects
+5LM_METAL_RAIL: 110000 rects
+5LM_METAL_RAIL: 120000 rects
+5LM_METAL_RAIL: 130000 rects
+5LM_METAL_RAIL: 140000 rects
+Scaled magic input cell M5_M4_CDNS_4066195314561 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_4066195314560 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_4066195314559 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_4066195314558 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_4066195314557 geometry by factor of 10
+4LM_METAL_RAIL: 10000 rects
+4LM_METAL_RAIL: 20000 rects
+4LM_METAL_RAIL: 30000 rects
+4LM_METAL_RAIL: 40000 rects
+4LM_METAL_RAIL: 50000 rects
+4LM_METAL_RAIL: 60000 rects
+4LM_METAL_RAIL: 70000 rects
+4LM_METAL_RAIL: 80000 rects
+4LM_METAL_RAIL: 90000 rects
+4LM_METAL_RAIL: 100000 rects
+4LM_METAL_RAIL: 110000 rects
+Scaled magic input cell M4_M3_CDNS_4066195314562 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_4066195314563 geometry by factor of 10
+GF_NI_IN_S_BASE: 10000 rects
+GF_NI_IN_S_BASE: 20000 rects
+Scaled magic input cell ppolyf_u_CDNS_4066195314551 geometry by factor of 10
+Scaled magic input cell pn_6p0_CDNS_4066195314528 geometry by factor of 10
+Scaled magic input cell nmoscap_6p0_CDNS_4066195314523 geometry by factor of 10
+Scaled magic input cell nmoscap_6p0_CDNS_4066195314522 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314529 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314512 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314531 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314530 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145275 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145237 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145228 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145226 geometry by factor of 10
+Scaled magic input cell M1_POLY2_CDNS_40661953145222 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145274 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145273 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145223 geometry by factor of 10
+Scaled magic input cell pn_6p0_CDNS_4066195314510 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314513 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314511 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145227 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145164 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145224 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145221 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145225 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145218 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145271 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145272 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314521 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314517 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314516 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314515 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314520 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314519 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314518 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314514 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145181 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145238 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145235 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145234 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145233 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145232 geometry by factor of 10
+Scaled magic input cell M1_POLY2_CDNS_40661953145229 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145236 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145231 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145230 geometry by factor of 10
+Scaled magic input cell comp018green_out_drv_pleg_4T_Y geometry by factor of 2
+Scaled magic input cell comp018green_out_drv_pleg_4T_X geometry by factor of 2
+Scaled magic input cell M3_M2_CDNS_40661953145353 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145264 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145208 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145366 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145365 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145363 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145358 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145350 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145209 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145180 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145364 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145360 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145359 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145356 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145355 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145354 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145348 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145347 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145346 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145177 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145362 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145357 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145351 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145349 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145283 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145361 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145352 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145345 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145286 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145371 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145370 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145369 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145368 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145367 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145376 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145375 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145372 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145374 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145373 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145342 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145341 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145340 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145278 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145263 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145344 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145343 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145280 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145279 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145201 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145321 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145322 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145315 geometry by factor of 10
+Scaled magic input cell ppolyf_u_CDNS_4066195314533 geometry by factor of 10
+Scaled magic input cell ppolyf_u_CDNS_4066195314532 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145316 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145324 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145323 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314548 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314546 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314539 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314550 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314549 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314547 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145216 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145327 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145326 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145328 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145325 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314545 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314544 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314543 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314538 geometry by factor of 10
+Scaled magic input cell pmos_6p0_CDNS_4066195314534 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314542 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314541 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314540 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314537 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314536 geometry by factor of 10
+Scaled magic input cell nmos_6p0_CDNS_4066195314535 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145115 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145319 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145317 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145320 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145318 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145314 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145313 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145312 geometry by factor of 10
+Scaled magic input cell ppolyf_u_CDNS_4066195314525 geometry by factor of 10
+Scaled magic input cell pn_6p0_CDNS_4066195314527 geometry by factor of 10
+Scaled magic input cell np_6p0_CDNS_4066195314526 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145269 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145268 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145265 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145262 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145258 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145270 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145267 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145266 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145261 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145260 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145259 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145257 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145256 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145247 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145239 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145182 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145253 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145252 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145251 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145250 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145249 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145248 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145240 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_CDNS_40661953145255 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_CDNS_40661953145254 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_CDNS_40661953145246 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_CDNS_40661953145245 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_CDNS_40661953145244 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_CDNS_40661953145243 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_CDNS_40661953145242 geometry by factor of 10
+Scaled magic input cell M1_NACTIVE_CDNS_40661953145241 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145332 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145330 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145213 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145212 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145210 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145207 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145206 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145204 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145202 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145200 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145199 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145197 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145196 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145194 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145193 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145190 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145188 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145186 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145179 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145174 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145172 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_40661953145170 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145378 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145333 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145331 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145329 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145214 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145211 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145205 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145203 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145198 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145195 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145189 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145187 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145185 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145178 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145176 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145173 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145171 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145169 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145163 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145120 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145116 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145114 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145339 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145338 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_40661953145215 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145168 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145167 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145166 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145165 geometry by factor of 10
+Scaled magic input cell M1_NWELL_CDNS_40661953145377 geometry by factor of 10
+GF_NI_IN_C_BASE: 10000 rects
+GF_NI_IN_C_BASE: 20000 rects
+GF_NI_BI_T_BASE: 10000 rects
+GF_NI_BI_T_BASE: 20000 rects
+Scaled magic input cell M3_M2_CDNS_40661953145335 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145334 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145337 geometry by factor of 10
+Scaled magic input cell M1_PACTIVE_CDNS_40661953145336 geometry by factor of 10
+GF_NI_DVDD_BASE: 10000 rects
+GF_NI_DVDD_BASE: 20000 rects
+GF_NI_DVDD_BASE: 30000 rects
+GF_NI_DVDD_BASE: 40000 rects
+GF_NI_DVDD_BASE: 50000 rects
+GF_NI_DVDD_BASE: 60000 rects
+GF_NI_DVDD_BASE: 70000 rects
+GF_NI_DVDD_BASE: 80000 rects
+nmos_clamp_20_50_4_DVDD: 10000 rects
+nmos_clamp_20_50_4_DVDD: 20000 rects
+nmos_clamp_20_50_4_DVDD: 30000 rects
+Scaled magic input cell M2_M1_CDNS_40661953145139 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145137 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145121 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145119 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_40661953145104 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314595 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314591 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314583 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314582 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314581 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314580 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314579 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314578 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314577 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314576 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314575 geometry by factor of 10
+gf180mcu_fd_io__fill5: 10000 rects
+Scaled magic input cell M5_M4_CDNS_4066195314513 geometry by factor of 10
+Scaled magic input cell M5_M4_CDNS_4066195314511 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_4066195314514 geometry by factor of 10
+Scaled magic input cell M4_M3_CDNS_4066195314512 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314518 geometry by factor of 10
+Scaled magic input cell M3_M2_CDNS_4066195314517 geometry by factor of 10
+Scaled magic input cell M2_M1_CDNS_4066195314515 geometry by factor of 10
+Scaled magic input cell M1_PSUB_CDNS_4066195314516 geometry by factor of 10
+Scaled magic input cell alpha_1 geometry by factor of 12
+Scaled magic input cell alpha_8 geometry by factor of 12
+Scaled magic input cell alpha_0 geometry by factor of 12
+Scaled magic input cell alpha_4 geometry by factor of 12
+Scaled magic input cell alpha_5 geometry by factor of 12
+Processing timestamp mismatches: gf180mcu_fd_ip_sram__sram512x8m8wm1, gf180mcu_fd_sc_mcu7t5v0__dlyb_1, gf180mcu_fd_sc_mcu7t5v0__nor3_4, gf180mcu_fd_sc_mcu7t5v0__nand4_4, gf180mcu_fd_sc_mcu7t5v0__or3_4, gf180mcu_fd_sc_mcu7t5v0__and4_4, gf180mcu_fd_sc_mcu7t5v0__nor4_4, gf180mcu_fd_sc_mcu7t5v0__or4_4, gf180mcu_fd_sc_mcu7t5v0__clkbuf_16.
+ Generating output for cell caravel_logo
+ Generating output for cell font_73
+ Generating output for cell font_69
+ Generating output for cell font_68
+ Generating output for cell font_67
+ Generating output for cell font_65
+ Generating output for cell font_61
+ Generating output for cell font_54
+ Generating output for cell font_53
+ Generating output for cell font_49
+ Generating output for cell font_43
+ Generating output for cell font_22
+ Generating output for cell font_6E
+ Generating output for cell font_6C
+ Generating output for cell caravel_motto
+ Generating output for cell caravel_power_routing
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__filltie
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__endcap
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__fill_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__fill_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__fillcap_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__fillcap_8
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__fillcap_16
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__fillcap_32
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_8
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__antenna
+ Generating output for cell mprj_io_buffer
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__tiel
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__tieh
+ Generating output for cell gpio_defaults_block_009
+ Generating output for cell gpio_defaults_block_087
+ Generating output for cell gpio_defaults_block_007
+ Generating output for cell gpio_defaults_block_006
+ Generating output for cell gpio_defaults_block_00a
+ Generating output for cell gpio_defaults_block_046
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__inv_3
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkinv_8
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkinv_3
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkinv_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__xnor2_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__inv_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__xnor2_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__xor2_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__xor2_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__inv_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__mux2_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__oai222_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__inv_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkinv_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__oai221_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__aoi211_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__xor2_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__oai22_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__or2_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__oai31_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__oai211_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__nor2_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__nand3_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__oai32_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__and3_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__aoi21_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__aoi22_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__aoi221_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__nand2_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__aoi222_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__oai21_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__nor2_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__and2_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffsnq_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffsnq_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffsnq_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffq_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffnrnq_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffnsnq_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffrnq_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffrnq_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffrnq_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_12
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__buf_8
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dlyb_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__buf_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_16
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__or4_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__nor4_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__and4_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__or3_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__nand4_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__nor3_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__mux2_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkinv_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_3
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__fillcap_64
+ Generating output for cell housekeeping
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dlyb_1
+ Generating output for cell tiny_user_project
+ Generating output for cell user_project_wrapper
+ Generating output for cell simple_por
+Reading "nmos_6p0_BUMBUS".
+Reading "pmos_6p0_GUW2N9".
+Reading "nmos_6p0_BUMBJU".
+Reading "pmos_6p0_MUW2NR".
+Reading "std_inverter".
+Reading "std_buffer".
+Reading "pmos_6p0_UXEQNM".
+Reading "nmos_6p0_BJPB5U".
+Reading "pmos_6p0_9859UL".
+Reading "pmos_6p0_9YEQN4".
+Reading "nmos_6p0_L3YBEV".
+Reading "schmitt_inverter".
+Reading "mim_2p0fF_8KW78G".
+Reading "large_mimcap".
+Reading "nmos_6p0_BJXXPT".
+Reading "nmos_6p0_B4TB5U".
+Reading "via_cont_0p6um".
+Reading "via_cont_2um".
+Reading "pmos_6p0_CYEQN4".
+Reading "pmos_6p0_HUEQQM".
+Reading "pmos_6p0_EYEQQM".
+Reading "ppolyf_u_1k_6p0_TRTT7C".
+Reading "reduction_mirror".
+Reading "simple_por".
+ Generating output for cell pmos_5p043105913020110_512x8m81
+ Generating output for cell pmos_5p043105913020105_512x8m81
+ Generating output for cell pmos_5p043105913020103_512x8m81
+ Generating output for cell pmos_1p2_03_R270_512x8m81
+ Generating output for cell pmos_5p043105913020104_512x8m81
+ Generating output for cell pmos_1p2_02_R270_512x8m81
+ Generating output for cell pmos_5p043105913020108_512x8m81
+ Generating output for cell pmos_1p2_01_R270_512x8m81
+ Generating output for cell nmos_5p043105913020109_512x8m81
+ Generating output for cell nmos_5p043105913020107_512x8m81
+ Generating output for cell nmos_5p043105913020106_512x8m81
+ Generating output for cell nmos_5p04310591302044_512x8m81
+ Generating output for cell nmos_1p2_02_R270_512x8m81
+ Generating output for cell M3_M2$$204401708_512x8m81
+ Generating output for cell M3_M2$$204400684_512x8m81
+ Generating output for cell M3_M2$$204399660_512x8m81
+ Generating output for cell M3_M2$$204398636_512x8m81
+ Generating output for cell M3_M2$$204147756_512x8m81
+ Generating output for cell M3_M2$$201252908_512x8m81
+ Generating output for cell M3_M2$$201251884_512x8m81
+ Generating output for cell M2_M1$02_R270_512x8m81
+ Generating output for cell M2_M1$$204408876_512x8m81
+ Generating output for cell M2_M1$$204407852_512x8m81
+ Generating output for cell M2_M1$$204406828_512x8m81
+ Generating output for cell M2_M1$$204405804_512x8m81
+ Generating output for cell M2_M1$$204404780_512x8m81
+ Generating output for cell M2_M1$$204403756_512x8m81
+ Generating output for cell M2_M1$$204402732_512x8m81
+ Generating output for cell M2_M1$$202406956_512x8m81
+ Generating output for cell M2_M1$$202394668_512x8m81
+ Generating output for cell M2_M1$$201262124_512x8m81
+ Generating output for cell M2_M1$$46894124_512x8m81
+ Generating output for cell M2_M1$$45004844_512x8m81
+ Generating output for cell M1_PSUB_05_512x8m81
+ Generating output for cell M1_PSUB$$45111340_512x8m81
+ Generating output for cell M1_POLY243105913020105_512x8m81
+ Generating output for cell M1_POLY24310591302033_512x8m81
+ Generating output for cell M1_POLY24310591302031_512x8m81
+ Generating output for cell M1_POLY24310591302019_512x8m81
+ Generating output for cell M1_PACTIVE43105913020106_51_0
+ Generating output for cell M1_PACTIVE03_512x8m81
+ Generating output for cell M1_NWELL4310591302032_512x8m81
+ Generating output for cell M1_NWELL07_512x8m81
+ Generating output for cell xdec_512x8m81
+ Generating output for cell xdec8_512x8m81
+ Generating output for cell xdec32_512x8m81
+ Generating output for cell xdec32_468_512x8m81
+ Generating output for cell pmoscap_R270_512x8m81
+ Generating output for cell M3_M2$01_R270_512x8m81
+ Generating output for cell M2_M1$04_R270_512x8m81
+ Generating output for cell M1_POLY2_01_R270_512x8m81
+ Generating output for cell M1_PACTIVE_R270_512x8m81
+ Generating output for cell M1_NACTIVE_01_R270_512x8m81
+ Generating output for cell pmoscap_L1_W2_R270_512x8m81
+ Generating output for cell pmos_5p043105913020101_512x8m81
+ Generating output for cell pmos_5p043105913020100_512x8m81
+ Generating output for cell pmos_1p2_02_R90_512x8m81
+ Generating output for cell pmos_1p2_01_R90_512x8m81
+ Generating output for cell nmos_5p043105913020111_512x8m81
+ Generating output for cell nmos_5p04310591302099_512x8m81
+ Generating output for cell nmos_1p2_02_R90_512x8m81
+ Generating output for cell nmos_5p043105913020102_512x8m81
+ Generating output for cell nmos_1p2_01_R270_512x8m81
+ Generating output for cell M3_M2$$204146732_512x8m81
+ Generating output for cell M3_M2$$204145708_512x8m81
+ Generating output for cell M3_M2$$204144684_512x8m81
+ Generating output for cell M3_M2$$204143660_512x8m81
+ Generating output for cell M3_M2$$204142636_512x8m81
+ Generating output for cell M2_M1$$204222508_512x8m81
+ Generating output for cell M2_M1$$204221484_512x8m81
+ Generating output for cell M2_M1$$204220460_512x8m81
+ Generating output for cell M2_M1$$204141612_512x8m81
+ Generating output for cell M2_M1$$204140588_512x8m81
+ Generating output for cell M2_M1$$204139564_512x8m81
+ Generating output for cell M2_M1$$204138540_512x8m81
+ Generating output for cell M1_POLY2$$204150828_512x8m81
+ Generating output for cell M1_PACTIVE$11_512x8m81
+ Generating output for cell M1_PACTIVE$10_512x8m81
+ Generating output for cell M1_NWELL_01_512x8m81
+ Generating output for cell M1_NACTIVE_02_512x8m81
+ Generating output for cell xdec64_512x8m81
+ Generating output for cell pmos_5p04310591302043_512x8m81
+ Generating output for cell pmos_5p04310591302041_512x8m81
+ Generating output for cell pmos_5p04310591302035_512x8m81
+ Generating output for cell pmos_5p04310591302020_512x8m81
+ Generating output for cell pmos_5p04310591302014_512x8m81
+ Generating output for cell pmos_1p2$$202587180_512x8m81
+ Generating output for cell pmos_1p2$$202586156_512x8m81
+ Generating output for cell pmos_1p2$$202585132_512x8m81
+ Generating output for cell pmos_1p2$$202584108_512x8m81
+ Generating output for cell pmos_1p2$$202583084_512x8m81
+ Generating output for cell nmos_5p04310591302042_512x8m81
+ Generating output for cell nmos_5p04310591302040_512x8m81
+ Generating output for cell nmos_5p04310591302039_512x8m81
+ Generating output for cell nmos_5p04310591302010_512x8m81
+ Generating output for cell nmos_5p0431059130208_512x8m81
+ Generating output for cell nmos_1p2$$202598444_512x8m81
+ Generating output for cell nmos_1p2$$202596396_512x8m81
+ Generating output for cell nmos_1p2$$202595372_512x8m81
+ Generating output for cell nmos_1p2$$202594348_512x8m81
+ Generating output for cell M3_M24310591302036_512x8m81
+ Generating output for cell M3_M2$$202397740_512x8m81
+ Generating output for cell M2_M14310591302035_512x8m81
+ Generating output for cell M2_M1$$202396716_512x8m81
+ Generating output for cell M2_M1$$202395692_512x8m81
+ Generating output for cell M1_PACTIVE4310591302027_512x8m81
+ Generating output for cell M1_NACTIVE_01_512x8m81
+ Generating output for cell M1_NACTIVE4310591302037_512x8m81
+ Generating output for cell wen_wm1_512x8m81
+ Generating output for cell via2_x2_512x8m81
+ Generating output for cell via2_512x8m81
+ Generating output for cell via1_x2_R90_512x8m81
+ Generating output for cell via1_x2_512x8m81
+ Generating output for cell via2_x2_R90_512x8m81
+ Generating output for cell via1_2_x2_512x8m81
+ Generating output for cell via1_x2_R270_512x8m81
+ Generating output for cell via1_R90_512x8m81
+ Generating output for cell po_m1_512x8m81
+ Generating output for cell pmos_5p04310591302038_512x8m81
+ Generating output for cell pmos_5p04310591302027_512x8m81
+ Generating output for cell pmos_5p04310591302031_512x8m81
+ Generating output for cell pmos_1p2$$46287916_512x8m81
+ Generating output for cell pmos_5p04310591302013_512x8m81
+ Generating output for cell pmos_1p2$$46286892_512x8m81
+ Generating output for cell pmos_1p2$$46285868_512x8m81
+ Generating output for cell pmos_1p2$$46284844_512x8m81
+ Generating output for cell pmos_5p04310591302022_512x8m81
+ Generating output for cell pmos_1p2$$46283820_512x8m81
+ Generating output for cell pmos_5p04310591302024_512x8m81
+ Generating output for cell pmos_1p2$$46282796_512x8m81
+ Generating output for cell pmos_5p04310591302025_512x8m81
+ Generating output for cell pmos_1p2$$46281772_512x8m81
+ Generating output for cell pmos_5p04310591302030_512x8m81
+ Generating output for cell pmos_1p2$$45095980_512x8m81
+ Generating output for cell nmos_5p04310591302034_512x8m81
+ Generating output for cell nmos_5p04310591302033_512x8m81
+ Generating output for cell nmos_5p04310591302032_512x8m81
+ Generating output for cell nmos_5p04310591302028_512x8m81
+ Generating output for cell nmos_5p04310591302023_512x8m81
+ Generating output for cell nmos_5p04310591302012_512x8m81
+ Generating output for cell nmos_5p04310591302037_512x8m81
+ Generating output for cell nmos_1p2$$45103148_512x8m81
+ Generating output for cell nmos_5p04310591302026_512x8m81
+ Generating output for cell nmos_1p2$$45102124_512x8m81
+ Generating output for cell nmos_5p04310591302036_512x8m81
+ Generating output for cell nmos_1p2$$45101100_512x8m81
+ Generating output for cell nmos_5p04310591302029_512x8m81
+ Generating output for cell nmos_1p2$$45100076_512x8m81
+ Generating output for cell M3_M2$$45008940_512x8m81
+ Generating output for cell M3_M2$$45006892_512x8m81
+ Generating output for cell M3_M2$$45005868_512x8m81
+ Generating output for cell M2_M1c$$203396140_512x8m81
+ Generating output for cell M2_M1$$45003820_512x8m81
+ Generating output for cell M2_M1$$45002796_512x8m81
+ Generating output for cell M2_M1$$43374636_512x8m81
+ Generating output for cell M1_PSUB_285_512x8m81
+ Generating output for cell M1_PSUB$$44997676_512x8m81
+ Generating output for cell M1_POLY2$$45109292_512x8m81
+ Generating output for cell M1_POLY2$$44754988_512x8m81
+ Generating output for cell M1_POLY2$$44753964_512x8m81
+ Generating output for cell M1_PACTIVE4310591302034_512x8m81
+ Generating output for cell M1_NWELL04_512x8m81
+ Generating output for cell M1_NWELL03_512x8m81
+ Generating output for cell M1_NWELL02_512x8m81
+ Generating output for cell sacntl_2_512x8m81
+ Generating output for cell via1_R270_512x8m81
+ Generating output for cell via1_512x8m81
+ Generating output for cell via2_x2_R270_512x8m81
+ Generating output for cell via1_2_x2_R270_512x8m81
+ Generating output for cell via1_2_x2_R90_512x8m81
+ Generating output for cell pmos_5p04310591302019_512x8m81
+ Generating output for cell pmos_1p2$$46898220_512x8m81
+ Generating output for cell pmos_1p2$$46897196_512x8m81
+ Generating output for cell pmos_5p04310591302021_512x8m81
+ Generating output for cell pmos_1p2$$46896172_512x8m81
+ Generating output for cell pmos_5p04310591302018_512x8m81
+ Generating output for cell pmos_1p2$$46549036_512x8m81
+ Generating output for cell nmos_5p04310591302015_512x8m81
+ Generating output for cell nmos_1p2$$46553132_512x8m81
+ Generating output for cell nmos_5p04310591302016_512x8m81
+ Generating output for cell nmos_1p2$$46552108_512x8m81
+ Generating output for cell nmos_1p2$$46551084_512x8m81
+ Generating output for cell nmos_5p04310591302017_512x8m81
+ Generating output for cell nmos_1p2$$46550060_512x8m81
+ Generating output for cell nmos_1p2$$45107244_512x8m81
+ Generating output for cell M3_M2$$43371564_512x8m81
+ Generating output for cell M1_PSUB_04_R90_512x8m81
+ Generating output for cell M1_PSUB$$46558252_512x8m81
+ Generating output for cell M1_PSUB$$46557228_512x8m81
+ Generating output for cell M1_PSUB$$46556204_512x8m81
+ Generating output for cell M1_PSUB$$46555180_512x8m81
+ Generating output for cell M1_NWELL_01_R90_512x8m81
+ Generating output for cell M1_NWELL06_512x8m81
+ Generating output for cell sa_512x8m81
+ Generating output for cell pmos_5p04310591302051_512x8m81
+ Generating output for cell pmos_5p04310591302049_512x8m81
+ Generating output for cell pmos_5p04310591302048_512x8m81
+ Generating output for cell pmos_5p04310591302047_512x8m81
+ Generating output for cell pmos_5p0431059130203_512x8m81
+ Generating output for cell pmos_1p2$$171625516_512x8m81
+ Generating output for cell nmos_5p04310591302052_512x8m81
+ Generating output for cell nmos_5p04310591302050_512x8m81
+ Generating output for cell nmos_5p04310591302046_512x8m81
+ Generating output for cell nmos_5p04310591302045_512x8m81
+ Generating output for cell M3_M2431059130207_512x8m81
+ Generating output for cell M2_M1431059130200_512x8m81
+ Generating output for cell M2_M1$$168351788_R90_512x8m81
+ Generating output for cell M1_PSUB_02_512x8m81
+ Generating output for cell M1_PACTIVE4310591302040_512x8m81
+ Generating output for cell M1_PACTIVE4310591302039_512x8m81
+ Generating output for cell M1_NWELL_01_R270_512x8m81
+ Generating output for cell M1_NACTIVE4310591302041_512x8m81
+ Generating output for cell M1_NACTIVE4310591302038_512x8m81
+ Generating output for cell outbuf_oe_512x8m81
+ Generating output for cell via2_R90_512x8m81
+ Generating output for cell via1_2_512x8m81
+ Generating output for cell pmos_5p0431059130201_512x8m81
+ Generating output for cell pmos_1p2$$46889004_512x8m81
+ Generating output for cell nmos_5p0431059130202_512x8m81
+ Generating output for cell nmos_5p0431059130200_512x8m81
+ Generating output for cell nmos_1p2$$47119404_512x8m81
+ Generating output for cell M3_M2431059130201_512x8m81
+ Generating output for cell M2_M14310591302020_512x8m81
+ Generating output for cell M2_M1431059130208_512x8m81
+ Generating output for cell M1_PSUB$$47122476_512x8m81
+ Generating output for cell M1_POLY24310591302030_512x8m81
+ Generating output for cell M1_NWELL09_512x8m81
+ Generating output for cell M1_NWELL05_512x8m81
+ Generating output for cell ypass_gate_a_512x8m81
+ Generating output for cell ypass_gate_512x8m81
+ Generating output for cell M3_M24310591302029_512x8m81
+ Generating output for cell M2_M14310591302018_512x8m81
+ Generating output for cell M1_NACTIVE4310591302028_512x8m81
+ Generating output for cell mux821_512x8m81
+ Generating output for cell m2_saout01_512x8m81
+ Generating output for cell po_m1_R270_512x8m81
+ Generating output for cell po_m1_R90_512x8m81
+ Generating output for cell pmos_5p0431059130209_512x8m81
+ Generating output for cell pmos_5p0431059130206_512x8m81
+ Generating output for cell pmos_5p0431059130204_512x8m81
+ Generating output for cell pmos_1p2$$46887980_512x8m81
+ Generating output for cell pmos_1p2$$46885932_512x8m81
+ Generating output for cell pmos_1p2$$46273580_512x8m81
+ Generating output for cell nmos_5p04310591302011_512x8m81
+ Generating output for cell nmos_5p0431059130207_512x8m81
+ Generating output for cell nmos_1p2$$46884908_512x8m81
+ Generating output for cell nmos_5p0431059130205_512x8m81
+ Generating output for cell nmos_1p2$$46883884_512x8m81
+ Generating output for cell nmos_1p2$$46563372_512x8m81
+ Generating output for cell M3_M2$$46895148_512x8m81
+ Generating output for cell M3_M2$$43368492_R90_512x8m81
+ Generating output for cell M2_M1$$43375660_R90_512x8m81
+ Generating output for cell M1_PSUB$$46893100_512x8m81
+ Generating output for cell M1_PSUB$$46892076_512x8m81
+ Generating output for cell M1_NWELL08_512x8m81
+ Generating output for cell din_512x8m81
+ Generating output for cell M3_M24310591302026_512x8m81
+ Generating output for cell M3_M2$$44741676_512x8m81
+ Generating output for cell M3_M2$$43370540_512x8m81
+ Generating output for cell M2_M14310591302025_512x8m81
+ Generating output for cell M2_M1$$45013036_512x8m81
+ Generating output for cell M2_M1$$45012012_512x8m81
+ Generating output for cell M1_NACTIVE4310591302024_512x8m81
+ Generating output for cell saout_m2_512x8m81
+ Generating output for cell saout_R_m2_512x8m81
+ Generating output for cell via2_R90_512x8m81_0
+ Generating output for cell via1_x2_R90_512x8m81_0
+ Generating output for cell via1_R270_512x8m81_0
+ Generating output for cell via1_R90_512x8m81_0
+ Generating output for cell via1_2_512x8m81_0
+ Generating output for cell M3_M2$$43368492_512x8m81_0
+ Generating output for cell M2_M1$$46894124_512x8m81_0
+ Generating output for cell M1_PSUB$$45111340_512x8m81_0
+ Generating output for cell M1_PACTIVE4310591302075_512x8m81
+ Generating output for cell M1_NWELL$$47121452_512x8m81
+ Generating output for cell M1_NWELL$$46277676_512x8m81
+ Generating output for cell ypass_gate_512x8m81_0
+ Generating output for cell via2_x2_R270_512x8m81_0
+ Generating output for cell via1_x2_R270_512x8m81_0
+ Generating output for cell via1_2_x2_R270_512x8m81_0
+ Generating output for cell via2_x2_R90_512x8m81_0
+ Generating output for cell via1_2_x2_R90_512x8m81_0
+ Generating output for cell via1_2_x2_512x8m81_0
+ Generating output for cell pmos_5p04310591302097_512x8m81
+ Generating output for cell pmos_5p04310591302095_512x8m81
+ Generating output for cell nmos_5p04310591302098_512x8m81
+ Generating output for cell nmos_5p04310591302096_512x8m81
+ Generating output for cell M2_M1$$47117356_512x8m81
+ Generating output for cell M2_M1$$43375660_512x8m81
+ Generating output for cell M1_PSUB$$46274604_512x8m81
+ Generating output for cell M1_POLY2$$46559276_512x8m81_0
+ Generating output for cell M1_NWELL$$44998700_512x8m81
+ Generating output for cell 018SRAM_strap1_bndry_512x8m81
+ Generating output for cell M3_M24310591302021_512x8m81
+ Generating output for cell 018SRAM_strap1_512x8m81
+ Generating output for cell 018SRAM_cell1_dummy_R_512x8m81
+ Generating output for cell 018SRAM_cell1_dummy_512x8m81
+ Generating output for cell 018SRAM_cell1_512x8m81
+ Generating output for cell 018SRAM_cell1_2x_512x8m81
+ Generating output for cell rdummy_512x4_512x8m81
+ Generating output for cell 018SRAM_strap1_2x_512x8m81
+ Generating output for cell rarray4_512_512x8m81
+ Generating output for cell dcap_103_novia_512x8m81
+ Generating output for cell M3_M24310591302023_512x8m81
+ Generating output for cell M3_M24310591302022_512x8m81
+ Generating output for cell M3_M2$$201416748_512x8m81
+ Generating output for cell rcol4_512_512x8m81
+ Generating output for cell M3_M243105913020102_512x8m81
+ Generating output for cell M3_M24310591302095_512x8m81
+ Generating output for cell M2_M14310591302097_512x8m81
+ Generating output for cell power_route_07_512x8m81
+ Generating output for cell M3_M243105913020101_512x8m81
+ Generating output for cell M3_M243105913020100_512x8m81
+ Generating output for cell M3_M24310591302099_512x8m81
+ Generating output for cell M3_M24310591302098_512x8m81
+ Generating output for cell power_route_06_512x8m81
+ Generating output for cell M3_M24310591302096_512x8m81
+ Generating output for cell power_route_05_512x8m81
+ Generating output for cell M3_M24310591302094_512x8m81
+ Generating output for cell M3_M24310591302091_512x8m81
+ Generating output for cell M3_M24310591302090_512x8m81
+ Generating output for cell M3_M24310591302089_512x8m81
+ Generating output for cell M3_M24310591302088_512x8m81
+ Generating output for cell M3_M24310591302086_512x8m81
+ Generating output for cell M3_M24310591302085_512x8m81
+ Generating output for cell M3_M24310591302084_512x8m81
+ Generating output for cell M3_M24310591302083_512x8m81
+ Generating output for cell M3_M24310591302082_512x8m81
+ Generating output for cell M3_M24310591302042_512x8m81
+ Generating output for cell M2_M14310591302093_512x8m81
+ Generating output for cell M2_M14310591302092_512x8m81
+ Generating output for cell M2_M14310591302087_512x8m81
+ Generating output for cell M2_M14310591302081_512x8m81
+ Generating output for cell M2_M14310591302080_512x8m81
+ Generating output for cell power_route_04_512x8m81
+ Generating output for cell power_route_02_b_512x8m81
+ Generating output for cell power_route_02_a_512x8m81
+ Generating output for cell M3_M24310591302016_512x8m81
+ Generating output for cell M2_M14310591302017_512x8m81
+ Generating output for cell power_route_01_512x8m81
+ Generating output for cell M3_M2431059130206_512x8m81
+ Generating output for cell M2_M14310591302012_512x8m81
+ Generating output for cell power_route_512x8m81
+ Generating output for cell power_route_01_c_512x8m81
+ Generating output for cell power_route_01_b_512x8m81
+ Generating output for cell power_route_01_a_512x8m81
+ Generating output for cell M3_M243105913020104_512x8m81
+ Generating output for cell M2_M143105913020103_512x8m81
+ Generating output for cell power_a_512x8m81
+ Generating output for cell M3_M2431059130205_512x8m81
+ Generating output for cell m2m3_512x8m81
+ Generating output for cell new_dummyrowunit01_512x8m81
+ Generating output for cell new_dummyrow_unit_512x8m81
+ Generating output for cell 018SRAM_cell1_cutPC_512x8m81
+ Generating output for cell array16_512_dummy_01_512x8m81
+ Generating output for cell ldummy_512x4_512x8m81
+ Generating output for cell 018SRAM_strap1_2x_bndry_512x8m81
+ Generating output for cell Cell_array8x8_512x8m81
+ Generating output for cell col_512a_512x8m81
+ Generating output for cell lcol4_512_512x8m81
+ Generating output for cell pmos_5p04310591302055_512x8m81
+ Generating output for cell nmos_5p04310591302054_512x8m81
+ Generating output for cell M3_M24310591302053_512x8m81
+ Generating output for cell M2_M14310591302056_512x8m81
+ Generating output for cell M2_M14310591302055_512x8m81
+ Generating output for cell M2_M14310591302054_512x8m81
+ Generating output for cell M2_M14310591302052_512x8m81
+ Generating output for cell ypredec1_ys_512x8m81
+ Generating output for cell pmos_5p04310591302060_512x8m81
+ Generating output for cell pmos_1p2$$47821868_512x8m81
+ Generating output for cell pmos_5p04310591302061_512x8m81
+ Generating output for cell pmos_1p2$$47820844_512x8m81
+ Generating output for cell M3_M2$$47819820_512x8m81
+ Generating output for cell M3_M2$$47333420_512x8m81
+ Generating output for cell M3_M2$$47332396_512x8m81
+ Generating output for cell M3_M2$$47108140_512x8m81
+ Generating output for cell M2_M1$$47515692_512x8m81
+ Generating output for cell M2_M1$$43380780_512x8m81
+ Generating output for cell M2_M1$$43379756_512x8m81
+ Generating output for cell M2_M1$$43378732_512x8m81
+ Generating output for cell ypredec1_xa_512x8m81
+ Generating output for cell M3_M24310591302058_512x8m81
+ Generating output for cell M2_M14310591302057_512x8m81
+ Generating output for cell ypredec1_xax8_512x8m81
+ Generating output for cell nmos_5p04310591302057_512x8m81
+ Generating output for cell nmos_1p2$$47514668_512x8m81
+ Generating output for cell pmos_1p2_161_512x8m81
+ Generating output for cell pmos_1p2_160_512x8m81
+ Generating output for cell pmos_5p04310591302058_512x8m81
+ Generating output for cell pmos_1p2$$47331372_512x8m81
+ Generating output for cell nmos_1p2_157_512x8m81
+ Generating output for cell nmos_5p04310591302059_512x8m81
+ Generating output for cell nmos_1p2$$47329324_512x8m81
+ Generating output for cell M3_M2$$47333420_150_512x8m81
+ Generating output for cell M3_M2$$47108140_149_512x8m81
+ Generating output for cell M3_M2$$43368492_151_512x8m81
+ Generating output for cell M2_M1_154_512x8m81
+ Generating output for cell M2_M1$$43380780_152_512x8m81
+ Generating output for cell M2_M1$$43379756_153_512x8m81
+ Generating output for cell M1_PSUB$$45110316_512x8m81
+ Generating output for cell M1_POLY2_155_512x8m81
+ Generating output for cell alatch_512x8m81
+ Generating output for cell M3_M2$$47334444_512x8m81
+ Generating output for cell M3_M2$$43368492_512x8m81
+ Generating output for cell M2_M1$$43377708_512x8m81
+ Generating output for cell M2_M1$$34864172_512x8m81
+ Generating output for cell M1_PSUB$$47818796_512x8m81
+ Generating output for cell M1_POLY2$$46559276_512x8m81
+ Generating output for cell M1_NWELL14_512x8m81
+ Generating output for cell ypredec1_bot_512x8m81
+ Generating output for cell pmos_5p04310591302062_512x8m81
+ Generating output for cell pmos_1p2$$47109164_512x8m81
+ Generating output for cell nmos_5p04310591302056_512x8m81
+ Generating output for cell nmos_5p04310591302053_512x8m81
+ Generating output for cell nmos_1p2$$47342636_512x8m81
+ Generating output for cell M3_M2$$47633452_512x8m81
+ Generating output for cell M3_M2$$47632428_512x8m81
+ Generating output for cell M3_M2$$43368492_R270_512x8m81
+ Generating output for cell M2_M14310591302051_512x8m81
+ Generating output for cell M2_M1$$47631404_512x8m81
+ Generating output for cell M2_M1$$47630380_512x8m81
+ Generating output for cell M1_PSUB$$47114284_512x8m81
+ Generating output for cell M1_NWELL13_512x8m81
+ Generating output for cell M1_NWELL12_512x8m81
+ Generating output for cell ypredec1_512x8m81
+ Generating output for cell pmos_5p04310591302068_512x8m81
+ Generating output for cell pmos_1p2$$47513644_512x8m81
+ Generating output for cell pmos_5p04310591302072_512x8m81
+ Generating output for cell pmos_1p2$$47512620_512x8m81
+ Generating output for cell M2_M1$$47327276_512x8m81
+ Generating output for cell M2_M1$$43376684_512x8m81
+ Generating output for cell M1_POLY24310591302060_512x8m81
+ Generating output for cell xpredec1_xa_512x8m81
+ Generating output for cell pmos_5p04310591302070_512x8m81
+ Generating output for cell pmos_1p2$$47337516_512x8m81
+ Generating output for cell nmos_5p04310591302071_512x8m81
+ Generating output for cell nmos_1p2$$47336492_512x8m81
+ Generating output for cell M1_PSUB$$47335468_512x8m81
+ Generating output for cell M1_NWELL10_512x8m81
+ Generating output for cell xpredec1_bot_512x8m81
+ Generating output for cell M1_POLY2_R270_512x8m81
+ Generating output for cell xpredec1_512x8m81
+ Generating output for cell pmos_5p04310591302067_512x8m81
+ Generating output for cell pmos_1p2$$47643692_512x8m81
+ Generating output for cell pmos_1p2$$47642668_512x8m81
+ Generating output for cell nmos_1p2$$47641644_512x8m81
+ Generating output for cell M3_M2$$47644716_512x8m81
+ Generating output for cell M2_M1$$47640620_512x8m81
+ Generating output for cell M2_M1$$47500332_512x8m81
+ Generating output for cell M1_POLY24310591302059_512x8m81
+ Generating output for cell xpredec0_xa_512x8m81
+ Generating output for cell pmos_5p04310591302063_512x8m81
+ Generating output for cell pmos_1p2$$47504428_512x8m81
+ Generating output for cell pmos_5p04310591302064_512x8m81
+ Generating output for cell pmos_1p2$$47503404_512x8m81
+ Generating output for cell nmos_5p04310591302066_512x8m81
+ Generating output for cell nmos_5p04310591302065_512x8m81
+ Generating output for cell nmos_1p2$$47502380_512x8m81
+ Generating output for cell M3_M2$$47645740_512x8m81
+ Generating output for cell M1_NWELL11_512x8m81
+ Generating output for cell xpredec0_bot_512x8m81
+ Generating output for cell pmos_5p04310591302069_512x8m81
+ Generating output for cell M1_PACTIVE_02_512x8m81
+ Generating output for cell xpredec0_512x8m81
+ Generating output for cell M3_M2$$201412652_512x8m81
+ Generating output for cell M3_M2$$47115308_512x8m81
+ Generating output for cell prexdec_top_512x8m81
+ Generating output for cell pmos_5p04310591302082_512x8m81
+ Generating output for cell pmos_5p04310591302080_512x8m81
+ Generating output for cell pmos_5p04310591302079_512x8m81
+ Generating output for cell pmos_5p04310591302077_512x8m81
+ Generating output for cell nmos_5p04310591302081_512x8m81
+ Generating output for cell nmos_5p04310591302078_512x8m81
+ Generating output for cell nmos_5p04310591302076_512x8m81
+ Generating output for cell nmos_5p04310591302075_512x8m81
+ Generating output for cell M3_M24310591302072_512x8m81
+ Generating output for cell M3_M24310591302050_512x8m81
+ Generating output for cell M3_M2$$201255980_512x8m81
+ Generating output for cell M2_M14310591302074_512x8m81
+ Generating output for cell M2_M14310591302073_512x8m81
+ Generating output for cell M1_PACTIVE4310591302071_512x8m81
+ Generating output for cell M1_PACTIVE4310591302069_512x8m81
+ Generating output for cell M1_NACTIVE4310591302070_512x8m81
+ Generating output for cell wen_v2_512x8m81
+ Generating output for cell pmos_5p04310591302094_512x8m81
+ Generating output for cell pmos_5p04310591302092_512x8m81
+ Generating output for cell pmos_5p04310591302089_512x8m81
+ Generating output for cell pmos_5p04310591302088_512x8m81
+ Generating output for cell pmos_5p04310591302074_512x8m81
+ Generating output for cell pmos_5p04310591302091_512x8m81
+ Generating output for cell pmos_1p2$$48624684_512x8m81
+ Generating output for cell pmos_5p04310591302073_512x8m81
+ Generating output for cell pmos_1p2$$48623660_512x8m81
+ Generating output for cell pmos_5p04310591302087_512x8m81
+ Generating output for cell pmos_1p2$$47815724_512x8m81
+ Generating output for cell pmos_1p2$$47330348_512x8m81
+ Generating output for cell nmos_5p04310591302093_512x8m81
+ Generating output for cell nmos_5p04310591302090_512x8m81
+ Generating output for cell nmos_5p04310591302083_512x8m81
+ Generating output for cell nmos_1p2$$48629804_512x8m81
+ Generating output for cell nmos_5p04310591302084_512x8m81
+ Generating output for cell nmos_1p2$$48308268_512x8m81
+ Generating output for cell nmos_5p04310591302085_512x8m81
+ Generating output for cell nmos_1p2$$48306220_512x8m81
+ Generating output for cell nmos_5p04310591302086_512x8m81
+ Generating output for cell nmos_1p2$$48302124_512x8m81
+ Generating output for cell M3_M24310591302064_512x8m81
+ Generating output for cell M3_M2$$169756716_512x8m81
+ Generating output for cell M3_M2$$169755692_512x8m81
+ Generating output for cell M3_M2$$169753644_512x8m81
+ Generating output for cell M3_M2$$48231468_512x8m81
+ Generating output for cell M3_M2$$48229420_512x8m81
+ Generating output for cell M3_M2$$48228396_512x8m81
+ Generating output for cell M3_M2$$48227372_512x8m81
+ Generating output for cell M3_M2$$48066604_512x8m81
+ Generating output for cell M2_M14310591302065_512x8m81
+ Generating output for cell M2_M1_01_R270_512x8m81
+ Generating output for cell M2_M1$$199746604_512x8m81
+ Generating output for cell M2_M1$$170064940_512x8m81
+ Generating output for cell M2_M1$$170063916_512x8m81
+ Generating output for cell M2_M1$$170061868_512x8m81
+ Generating output for cell M2_M1$$168351788_512x8m81
+ Generating output for cell M2_M1$$48316460_512x8m81
+ Generating output for cell M2_M1$$48224300_512x8m81
+ Generating output for cell M2_M1$$48222252_512x8m81
+ Generating output for cell M2_M1$$48221228_512x8m81
+ Generating output for cell M2_M1$$48220204_512x8m81
+ Generating output for cell M2_M1$$48219180_512x8m81
+ Generating output for cell M2_M1$$48218156_512x8m81
+ Generating output for cell M2_M1$$48217132_512x8m81
+ Generating output for cell M2_M1$$34864172_R90_512x8m81
+ Generating output for cell M1_PSUB_03_R90_512x8m81
+ Generating output for cell M1_PSUB_03_512x8m81
+ Generating output for cell M1_PSUB_02_R90_512x8m81
+ Generating output for cell M1_PSUB$$48312364_512x8m81
+ Generating output for cell M1_POLY24310591302067_512x8m81
+ Generating output for cell M1_POLY24310591302066_512x8m81
+ Generating output for cell M1_POLY24310591302062_512x8m81
+ Generating output for cell M1_POLY24310591302061_512x8m81
+ Generating output for cell M1_PACTIVE_03_R90_512x8m81
+ Generating output for cell M1_PACTIVE_02_R90_512x8m81
+ Generating output for cell M1_PACTIVE_01_R90_512x8m81
+ Generating output for cell M1_PACTIVE4310591302068_512x8m81
+ Generating output for cell M1_PACTIVE06_512x8m81
+ Generating output for cell M1_PACTIVE02_512x8m81
+ Generating output for cell M1_PACTIVE01_512x8m81
+ Generating output for cell M1_NWELL_03_R90_512x8m81
+ Generating output for cell M1_NWELL_02_R90_512x8m81
+ Generating output for cell M1_NWELL17_512x8m81
+ Generating output for cell M1_NWELL16_512x8m81
+ Generating output for cell M1_NWELL01_512x8m81
+ Generating output for cell M1_NACTIVE4310591302063_512x8m81
+ Generating output for cell CON_512x8m81
+ Generating output for cell gen_512x8_512x8m81
+ Generating output for cell M3_M2$$201401388_512x8m81
+ Generating output for cell M2_M1$$202405932_512x8m81
+ Generating output for cell M1_PACTIVE4310591302049_512x8m81
+ Generating output for cell M1_PACTIVE4310591302048_512x8m81
+ Generating output for cell M1_NACTIVE4310591302047_512x8m81
+ Generating output for cell control_512x8_512x8m81
+ Generating output for cell M3_M24310591302015_512x8m81
+ Generating output for cell M3_M24310591302013_512x8m81
+ Generating output for cell M3_M24310591302011_512x8m81
+ Generating output for cell M3_M2431059130209_512x8m81
+ Generating output for cell M3_M2431059130202_512x8m81
+ Generating output for cell M3_M2$$201415724_512x8m81
+ Generating output for cell M3_M2$$201414700_512x8m81
+ Generating output for cell M3_M2$$201413676_512x8m81
+ Generating output for cell M3_M2$$201258028_512x8m81
+ Generating output for cell M3_M2$$201254956_512x8m81
+ Generating output for cell M3_M2$$201253932_512x8m81
+ Generating output for cell M3_M2$$201250860_512x8m81
+ Generating output for cell M3_M2$$201249836_512x8m81
+ Generating output for cell M3_M2$$201248812_512x8m81
+ Generating output for cell M2_M1431059130204_512x8m81
+ Generating output for cell M2_M1431059130203_512x8m81
+ Generating output for cell M2_M1$$201261100_512x8m81
+ Generating output for cell M2_M1$$201260076_512x8m81
+ Generating output for cell M2_M1$$199747628_512x8m81
+ Generating output for cell M1_PSUB4310591302014_512x8m81
+ Generating output for cell M1_PSUB4310591302010_512x8m81
+ Generating output for cell M1_PSUB4310591302046_512x8m81
+ Generating output for cell M1_PSUB4310591302045_512x8m81
+ Generating output for cell M1_PSUB4310591302044_512x8m81
+ Generating output for cell M1_PSUB4310591302043_512x8m81
+ Generating output for cell G_ring_512x8m81
+ Generating output for cell GF018_512x8M8WM1_lef_512x8m81
+ Generating output for cell M3_M24310591302079_512x8m81
+ Generating output for cell M3_M24310591302078_512x8m81
+ Generating output for cell M3_M24310591302077_512x8m81
+ Generating output for cell M2_M14310591302076_512x8m81
+ Generating output for cell 512x8M8W_PWR_512x8m81
+ Generating output for cell gf180mcu_fd_ip_sram__sram512x8m8wm1
+ Generating output for cell gf180_ram_512x8_wrapper
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__nand2_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffrsnq_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__inv_12
+ Generating output for cell spare_logic_block
+ Generating output for cell user_id_programming
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__buf_12
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkbuf_20
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__buf_16
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__buf_20
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__invz_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__invz_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__invz_8
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__invz_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffrsnq_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffnrnq_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffrsnq_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffq_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffq_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffnsnq_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffnrnq_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__dffnsnq_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__xor3_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__xnor3_1
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__oai33_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__xor3_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__xnor2_4
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkinv_12
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__clkinv_16
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__xnor3_2
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__inv_8
+ Generating output for cell gf180mcu_fd_sc_mcu7t5v0__inv_16
+ Generating output for cell caravel_core
+ Generating output for cell font_76
+ Generating output for cell font_75
+ Generating output for cell font_72
+ Generating output for cell font_70
+ Generating output for cell font_66
+ Generating output for cell font_64
+ Generating output for cell font_63
+ Generating output for cell font_62
+ Generating output for cell font_50
+ Generating output for cell font_47
+ Generating output for cell font_46
+ Generating output for cell font_45
+ Generating output for cell font_44
+ Generating output for cell font_32
+ Generating output for cell font_30
+ Generating output for cell font_29
+ Generating output for cell font_28
+ Generating output for cell font_6F
+ Generating output for cell font_4B
+ Generating output for cell font_2D
+ Generating output for cell copyright_block
+ Generating output for cell open_source
+ Generating output for cell M5_M4_CDNS_406619531451
+ Generating output for cell M5_M4_CDNS_406619531450
+ Generating output for cell M4_M3_CDNS_406619531453
+ Generating output for cell M4_M3_CDNS_406619531452
+ Generating output for cell POLY_SUB_FILL_1
+ Generating output for cell M3_M2_CDNS_4066195314510
+ Generating output for cell M3_M2_CDNS_406619531459
+ Generating output for cell M3_M2_CDNS_406619531457
+ Generating output for cell M3_M2_CDNS_406619531456
+ Generating output for cell M2_M1_CDNS_406619531454
+ Generating output for cell M1_PSUB_CDNS_406619531458
+ Generating output for cell M1_PSUB_CDNS_406619531455
+ Generating output for cell GF_NI_FILL10_1
+ Generating output for cell GF_NI_FILL10_0
+ Generating output for cell gf180mcu_fd_io__fill10
+ Generating output for cell M5_M4_CDNS_40661953145532
+ Generating output for cell M5_M4_CDNS_40661953145531
+ Generating output for cell M5_M4_CDNS_40661953145530
+ Generating output for cell M5_M4_CDNS_40661953145505
+ Generating output for cell M5_M4_CDNS_40661953145504
+ Generating output for cell M5_M4_CDNS_40661953145503
+ Generating output for cell M5_M4_CDNS_40661953145493
+ Generating output for cell M5_M4_CDNS_40661953145506
+ Generating output for cell M5_M4_CDNS_40661953145507
+ Generating output for cell M5_M4_CDNS_40661953145508
+ Generating output for cell M5_M4_CDNS_40661953145509
+ Generating output for cell M5_M4_CDNS_40661953145510
+ Generating output for cell M5_M4_CDNS_40661953145511
+ Generating output for cell M5_M4_CDNS_40661953145512
+ Generating output for cell M5_M4_CDNS_40661953145513
+ Generating output for cell M5_M4_CDNS_40661953145514
+ Generating output for cell M5_M4_CDNS_40661953145515
+ Generating output for cell M5_M4_CDNS_40661953145516
+ Generating output for cell M5_M4_CDNS_40661953145501
+ Generating output for cell M5_M4_CDNS_40661953145517
+ Generating output for cell M5_M4_CDNS_40661953145518
+ Generating output for cell M5_M4_CDNS_40661953145519
+ Generating output for cell M5_M4_CDNS_40661953145495
+ Generating output for cell M5_M4_CDNS_40661953145496
+ Generating output for cell M5_M4_CDNS_40661953145441
+ Generating output for cell M5_M4_CDNS_40661953145462
+ Generating output for cell M5_M4_CDNS_40661953145468
+ Generating output for cell M5_M4_CDNS_40661953145469
+ Generating output for cell M5_M4_CDNS_40661953145470
+ Generating output for cell M5_M4_CDNS_40661953145484
+ Generating output for cell M5_M4_CDNS_40661953145485
+ Generating output for cell M5_M4_CDNS_40661953145460
+ Generating output for cell M5_M4_CDNS_40661953145443
+ Generating output for cell M5_M4_CDNS_40661953145487
+ Generating output for cell M5_M4_CDNS_40661953145459
+ Generating output for cell M5_M4_CDNS_40661953145456
+ Generating output for cell M5_M4_CDNS_40661953145454
+ Generating output for cell M5_M4_CDNS_40661953145497
+ Generating output for cell M5_M4_CDNS_40661953145498
+ Generating output for cell M5_M4_CDNS_40661953145499
+ Generating output for cell M5_M4_CDNS_40661953145500
+ Generating output for cell M5_M4_CDNS_40661953145533
+ Generating output for cell M5_M4_CDNS_40661953145534
+ Generating output for cell M5_M4_CDNS_40661953145535
+ Generating output for cell M5_M4_CDNS_40661953145536
+ Generating output for cell M5_M4_CDNS_40661953145537
+ Generating output for cell M5_M4_CDNS_40661953145538
+ Generating output for cell M5_M4_CDNS_40661953145539
+ Generating output for cell M5_M4_CDNS_40661953145540
+ Generating output for cell M5_M4_CDNS_40661953145541
+ Generating output for cell M5_M4_CDNS_40661953145458
+ Generating output for cell M5_M4_CDNS_40661953145440
+ Generating output for cell M5_M4_CDNS_40661953145463
+ Generating output for cell M5_M4_CDNS_40661953145415
+ Generating output for cell M5_M4_CDNS_40661953145461
+ Generating output for cell M5_M4_CDNS_40661953145444
+ Generating output for cell M5_M4_CDNS_40661953145457
+ Generating output for cell M5_M4_CDNS_40661953145488
+ Generating output for cell M5_M4_CDNS_40661953145486
+ Generating output for cell M5_M4_CDNS_40661953145448
+ Generating output for cell M5_M4_CDNS_40661953145452
+ Generating output for cell M5_M4_CDNS_40661953145525
+ Generating output for cell M5_M4_CDNS_40661953145524
+ Generating output for cell M5_M4_CDNS_40661953145523
+ Generating output for cell M5_M4_CDNS_40661953145522
+ Generating output for cell M5_M4_CDNS_40661953145521
+ Generating output for cell M5_M4_CDNS_40661953145520
+ Generating output for cell M5_M4_CDNS_40661953145502
+ Generating output for cell M5_M4_CDNS_40661953145483
+ Generating output for cell M5_M4_CDNS_40661953145482
+ Generating output for cell M5_M4_CDNS_40661953145480
+ Generating output for cell M5_M4_CDNS_40661953145479
+ Generating output for cell M5_M4_CDNS_40661953145467
+ Generating output for cell M5_M4_CDNS_40661953145450
+ Generating output for cell M5_M4_CDNS_40661953145478
+ Generating output for cell M5_M4_CDNS_40661953145477
+ Generating output for cell M5_M4_CDNS_40661953145476
+ Generating output for cell M5_M4_CDNS_40661953145475
+ Generating output for cell M5_M4_CDNS_40661953145474
+ Generating output for cell M5_M4_CDNS_40661953145473
+ Generating output for cell M5_M4_CDNS_40661953145494
+ Generating output for cell M5_M4_CDNS_40661953145472
+ Generating output for cell M5_M4_CDNS_40661953145471
+ Generating output for cell M5_M4_CDNS_40661953145436
+ Generating output for cell M5_M4_CDNS_40661953145529
+ Generating output for cell M5_M4_CDNS_40661953145528
+ Generating output for cell M5_M4_CDNS_40661953145527
+ Generating output for cell M5_M4_CDNS_40661953145526
+ Generating output for cell M5_M4_CDNS_40661953145481
+ Generating output for cell M5_M4_CDNS_40661953145446
+ Generating output for cell M5_M4_CDNS_40661953145445
+ Generating output for cell M5_M4_CDNS_40661953145442
+ Generating output for cell M5_M4_CDNS_40661953145425
+ Generating output for cell M5_M4_CDNS_40661953145435
+ Generating output for cell M5_M4_CDNS_40661953145433
+ Generating output for cell M5_M4_CDNS_40661953145434
+ Generating output for cell M5_M4_CDNS_40661953145455
+ Generating output for cell M5_M4_CDNS_40661953145432
+ Generating output for cell M5_M4_CDNS_40661953145430
+ Generating output for cell M5_M4_CDNS_40661953145431
+ Generating output for cell M5_M4_CDNS_40661953145451
+ Generating output for cell M5_M4_CDNS_40661953145429
+ Generating output for cell M5_M4_CDNS_40661953145453
+ Generating output for cell M5_M4_CDNS_40661953145439
+ Generating output for cell M5_M4_CDNS_40661953145427
+ Generating output for cell M5_M4_CDNS_40661953145492
+ Generating output for cell M5_M4_CDNS_40661953145449
+ Generating output for cell M5_M4_CDNS_40661953145447
+ Generating output for cell M5_M4_CDNS_40661953145417
+ Generating output for cell M5_M4_CDNS_40661953145423
+ Generating output for cell M5_M4_CDNS_40661953145419
+ Generating output for cell M5_M4_CDNS_40661953145428
+ Generating output for cell M5_M4_CDNS_40661953145438
+ Generating output for cell M5_M4_CDNS_40661953145416
+ Generating output for cell polygon00035
+ Generating output for cell polygon00036
+ Generating output for cell M5_M4_CDNS_40661953145422
+ Generating output for cell M5_M4_CDNS_40661953145421
+ Generating output for cell M5_M4_CDNS_40661953145420
+ Generating output for cell M5_M4_CDNS_40661953145437
+ Generating output for cell polygon00032
+ Generating output for cell polygon00033
+ Generating output for cell polygon00034
+ Generating output for cell M5_M4_CDNS_40661953145491
+ Generating output for cell M5_M4_CDNS_40661953145490
+ Generating output for cell M5_M4_CDNS_40661953145489
+ Generating output for cell M5_M4_CDNS_40661953145466
+ Generating output for cell M5_M4_CDNS_40661953145465
+ Generating output for cell M5_M4_CDNS_40661953145464
+ Generating output for cell M5_M4_CDNS_40661953145426
+ Generating output for cell M5_M4_CDNS_40661953145424
+ Generating output for cell M5_M4_CDNS_40661953145418
+ Generating output for cell M4_M3_CDNS_40661953145615
+ Generating output for cell M4_M3_CDNS_40661953145614
+ Generating output for cell M4_M3_CDNS_40661953145554
+ Generating output for cell M4_M3_CDNS_40661953145551
+ Generating output for cell M4_M3_CDNS_40661953145550
+ Generating output for cell M4_M3_CDNS_40661953145549
+ Generating output for cell M4_M3_CDNS_40661953145548
+ Generating output for cell M4_M3_CDNS_40661953145610
+ Generating output for cell M4_M3_CDNS_40661953145611
+ Generating output for cell M4_M3_CDNS_40661953145612
+ Generating output for cell M4_M3_CDNS_40661953145613
+ Generating output for cell M4_M3_CDNS_40661953145606
+ Generating output for cell M4_M3_CDNS_40661953145607
+ Generating output for cell M4_M3_CDNS_40661953145608
+ Generating output for cell M4_M3_CDNS_40661953145609
+ Generating output for cell M4_M3_CDNS_40661953145603
+ Generating output for cell M4_M3_CDNS_40661953145604
+ Generating output for cell M4_M3_CDNS_40661953145605
+ Generating output for cell M4_M3_CDNS_40661953145599
+ Generating output for cell M4_M3_CDNS_40661953145600
+ Generating output for cell M4_M3_CDNS_40661953145601
+ Generating output for cell M4_M3_CDNS_40661953145602
+ Generating output for cell M4_M3_CDNS_40661953145552
+ Generating output for cell M4_M3_CDNS_40661953145598
+ Generating output for cell M4_M3_CDNS_40661953145571
+ Generating output for cell M4_M3_CDNS_40661953145573
+ Generating output for cell M4_M3_CDNS_40661953145580
+ Generating output for cell M4_M3_CDNS_40661953145581
+ Generating output for cell M4_M3_CDNS_40661953145584
+ Generating output for cell M4_M3_CDNS_40661953145585
+ Generating output for cell M4_M3_CDNS_40661953145579
+ Generating output for cell M4_M3_CDNS_40661953145586
+ Generating output for cell M4_M3_CDNS_40661953145578
+ Generating output for cell M4_M3_CDNS_40661953145588
+ Generating output for cell M4_M3_CDNS_40661953145590
+ Generating output for cell M4_M3_CDNS_40661953145592
+ Generating output for cell M4_M3_CDNS_40661953145546
+ Generating output for cell M4_M3_CDNS_40661953145544
+ Generating output for cell M4_M3_CDNS_40661953145555
+ Generating output for cell M4_M3_CDNS_40661953145561
+ Generating output for cell M4_M3_CDNS_40661953145593
+ Generating output for cell M4_M3_CDNS_40661953145594
+ Generating output for cell M4_M3_CDNS_40661953145595
+ Generating output for cell M4_M3_CDNS_40661953145596
+ Generating output for cell M4_M3_CDNS_40661953145597
+ Generating output for cell M4_M3_CDNS_40661953145616
+ Generating output for cell M4_M3_CDNS_40661953145646
+ Generating output for cell M4_M3_CDNS_40661953145647
+ Generating output for cell M4_M3_CDNS_40661953145648
+ Generating output for cell M4_M3_CDNS_40661953145649
+ Generating output for cell M4_M3_CDNS_40661953145583
+ Generating output for cell M4_M3_CDNS_40661953145582
+ Generating output for cell M4_M3_CDNS_40661953145572
+ Generating output for cell M4_M3_CDNS_40661953145574
+ Generating output for cell M4_M3_CDNS_40661953145587
+ Generating output for cell M4_M3_CDNS_40661953145589
+ Generating output for cell M4_M3_CDNS_40661953145591
+ Generating output for cell M4_M3_CDNS_40661953145556
+ Generating output for cell M4_M3_CDNS_40661953145543
+ Generating output for cell M4_M3_CDNS_40661953145558
+ Generating output for cell M4_M3_CDNS_40661953145542
+ Generating output for cell M4_M3_CDNS_40661953145650
+ Generating output for cell M4_M3_CDNS_40661953145570
+ Generating output for cell M4_M3_CDNS_40661953145569
+ Generating output for cell M4_M3_CDNS_40661953145568
+ Generating output for cell M4_M3_CDNS_40661953145567
+ Generating output for cell M4_M3_CDNS_40661953145566
+ Generating output for cell M4_M3_CDNS_40661953145656
+ Generating output for cell M4_M3_CDNS_40661953145655
+ Generating output for cell M4_M3_CDNS_40661953145654
+ Generating output for cell M4_M3_CDNS_40661953145653
+ Generating output for cell M4_M3_CDNS_40661953145652
+ Generating output for cell M4_M3_CDNS_40661953145651
+ Generating output for cell M4_M3_CDNS_40661953145617
+ Generating output for cell M4_M3_CDNS_40661953145662
+ Generating output for cell M4_M3_CDNS_40661953145661
+ Generating output for cell M4_M3_CDNS_40661953145660
+ Generating output for cell M4_M3_CDNS_40661953145659
+ Generating output for cell M4_M3_CDNS_40661953145658
+ Generating output for cell M4_M3_CDNS_40661953145657
+ Generating output for cell M4_M3_CDNS_40661953145666
+ Generating output for cell M4_M3_CDNS_40661953145665
+ Generating output for cell M4_M3_CDNS_40661953145664
+ Generating output for cell M4_M3_CDNS_40661953145663
+ Generating output for cell M4_M3_CDNS_40661953145577
+ Generating output for cell M4_M3_CDNS_40661953145565
+ Generating output for cell M4_M3_CDNS_40661953145564
+ Generating output for cell M4_M3_CDNS_40661953145563
+ Generating output for cell M4_M3_CDNS_40661953145562
+ Generating output for cell M4_M3_CDNS_40661953145619
+ Generating output for cell M4_M3_CDNS_40661953145621
+ Generating output for cell M4_M3_CDNS_40661953145623
+ Generating output for cell M4_M3_CDNS_40661953145625
+ Generating output for cell M4_M3_CDNS_40661953145629
+ Generating output for cell M4_M3_CDNS_40661953145627
+ Generating output for cell M4_M3_CDNS_40661953145631
+ Generating output for cell M4_M3_CDNS_40661953145545
+ Generating output for cell M4_M3_CDNS_40661953145635
+ Generating output for cell M4_M3_CDNS_40661953145633
+ Generating output for cell M4_M3_CDNS_40661953145547
+ Generating output for cell M4_M3_CDNS_40661953145557
+ Generating output for cell M4_M3_CDNS_40661953145553
+ Generating output for cell M4_M3_CDNS_40661953145559
+ Generating output for cell M4_M3_CDNS_40661953145560
+ Generating output for cell M4_M3_CDNS_40661953145618
+ Generating output for cell M4_M3_CDNS_40661953145637
+ Generating output for cell M4_M3_CDNS_40661953145620
+ Generating output for cell M4_M3_CDNS_40661953145624
+ Generating output for cell M4_M3_CDNS_40661953145622
+ Generating output for cell M4_M3_CDNS_40661953145628
+ Generating output for cell M4_M3_CDNS_40661953145626
+ Generating output for cell M4_M3_CDNS_40661953145630
+ Generating output for cell M4_M3_CDNS_40661953145634
+ Generating output for cell M4_M3_CDNS_40661953145632
+ Generating output for cell polygon00024
+ Generating output for cell polygon00025
+ Generating output for cell M4_M3_CDNS_40661953145636
+ Generating output for cell M4_M3_CDNS_40661953145640
+ Generating output for cell M4_M3_CDNS_40661953145638
+ Generating output for cell M4_M3_CDNS_40661953145642
+ Generating output for cell polygon00021
+ Generating output for cell polygon00022
+ Generating output for cell polygon00023
+ Generating output for cell M4_M3_CDNS_40661953145668
+ Generating output for cell M4_M3_CDNS_40661953145667
+ Generating output for cell M4_M3_CDNS_40661953145645
+ Generating output for cell M4_M3_CDNS_40661953145644
+ Generating output for cell M4_M3_CDNS_40661953145643
+ Generating output for cell M4_M3_CDNS_40661953145641
+ Generating output for cell M4_M3_CDNS_40661953145639
+ Generating output for cell M4_M3_CDNS_40661953145576
+ Generating output for cell M4_M3_CDNS_40661953145575
+ Generating output for cell polygon00013
+ Generating output for cell polygon00014
+ Generating output for cell M1_PSUB_CDNS_40661953145674
+ Generating output for cell polygon00012
+ Generating output for cell M1_PSUB_CDNS_40661953145669
+ Generating output for cell M3_M2_CDNS_40661953145676
+ Generating output for cell M3_M2_CDNS_40661953145675
+ Generating output for cell M1_PSUB_CDNS_40661953145673
+ Generating output for cell polygon00011
+ Generating output for cell polygon00010
+ Generating output for cell polygon00009
+ Generating output for cell polygon00008
+ Generating output for cell polygon00007
+ Generating output for cell M1_PSUB_CDNS_40661953145672
+ Generating output for cell M1_PSUB_CDNS_40661953145670
+ Generating output for cell M1_PSUB_CDNS_40661953145671
+ Generating output for cell polygon00001
+ Generating output for cell polygon00002
+ Generating output for cell polygon00003
+ Generating output for cell polygon00004
+ Generating output for cell polygon00005
+ Generating output for cell polygon00006
+ Generating output for cell POWER_RAIL_COR_1
+ Generating output for cell polygon00015
+ Generating output for cell polygon00016
+ Generating output for cell polygon00017
+ Generating output for cell polygon00018
+ Generating output for cell polygon00019
+ Generating output for cell polygon00020
+ Generating output for cell POWER_RAIL_COR_0
+ Generating output for cell polygon00026
+ Generating output for cell polygon00027
+ Generating output for cell polygon00028
+ Generating output for cell polygon00029
+ Generating output for cell polygon00030
+ Generating output for cell polygon00031
+ Generating output for cell POWER_RAIL_COR
+ Generating output for cell M3_M2_CDNS_40661953145776
+ Generating output for cell M3_M2_CDNS_40661953145773
+ Generating output for cell M3_M2_CDNS_40661953145771
+ Generating output for cell M3_M2_CDNS_40661953145770
+ Generating output for cell M3_M2_CDNS_40661953145768
+ Generating output for cell M3_M2_CDNS_40661953145766
+ Generating output for cell M3_M2_CDNS_40661953145764
+ Generating output for cell M3_M2_CDNS_40661953145762
+ Generating output for cell M3_M2_CDNS_40661953145760
+ Generating output for cell M3_M2_CDNS_40661953145758
+ Generating output for cell M3_M2_CDNS_40661953145756
+ Generating output for cell M3_M2_CDNS_40661953145754
+ Generating output for cell M3_M2_CDNS_40661953145753
+ Generating output for cell M3_M2_CDNS_40661953145750
+ Generating output for cell M3_M2_CDNS_40661953145747
+ Generating output for cell M3_M2_CDNS_40661953145746
+ Generating output for cell M3_M2_CDNS_40661953145744
+ Generating output for cell M3_M2_CDNS_40661953145742
+ Generating output for cell M3_M2_CDNS_40661953145741
+ Generating output for cell M3_M2_CDNS_40661953145739
+ Generating output for cell M3_M2_CDNS_40661953145738
+ Generating output for cell M3_M2_CDNS_40661953145737
+ Generating output for cell M3_M2_CDNS_40661953145730
+ Generating output for cell M3_M2_CDNS_40661953145727
+ Generating output for cell M3_M2_CDNS_40661953145726
+ Generating output for cell M3_M2_CDNS_40661953145719
+ Generating output for cell M3_M2_CDNS_40661953145696
+ Generating output for cell M3_M2_CDNS_40661953145693
+ Generating output for cell M3_M2_CDNS_40661953145691
+ Generating output for cell M3_M2_CDNS_40661953145690
+ Generating output for cell M3_M2_CDNS_40661953145689
+ Generating output for cell M3_M2_CDNS_40661953145175
+ Generating output for cell M2_M1_CDNS_40661953145775
+ Generating output for cell M2_M1_CDNS_40661953145774
+ Generating output for cell M2_M1_CDNS_40661953145772
+ Generating output for cell M2_M1_CDNS_40661953145769
+ Generating output for cell M2_M1_CDNS_40661953145767
+ Generating output for cell M2_M1_CDNS_40661953145765
+ Generating output for cell M2_M1_CDNS_40661953145763
+ Generating output for cell M2_M1_CDNS_40661953145761
+ Generating output for cell M2_M1_CDNS_40661953145759
+ Generating output for cell M2_M1_CDNS_40661953145757
+ Generating output for cell M2_M1_CDNS_40661953145755
+ Generating output for cell M2_M1_CDNS_40661953145752
+ Generating output for cell M2_M1_CDNS_40661953145751
+ Generating output for cell M2_M1_CDNS_40661953145749
+ Generating output for cell M2_M1_CDNS_40661953145748
+ Generating output for cell M2_M1_CDNS_40661953145745
+ Generating output for cell M2_M1_CDNS_40661953145743
+ Generating output for cell M2_M1_CDNS_40661953145740
+ Generating output for cell M2_M1_CDNS_40661953145736
+ Generating output for cell M2_M1_CDNS_40661953145735
+ Generating output for cell M2_M1_CDNS_40661953145734
+ Generating output for cell M2_M1_CDNS_40661953145733
+ Generating output for cell M2_M1_CDNS_40661953145732
+ Generating output for cell M2_M1_CDNS_40661953145731
+ Generating output for cell M2_M1_CDNS_40661953145729
+ Generating output for cell M2_M1_CDNS_40661953145728
+ Generating output for cell M2_M1_CDNS_40661953145725
+ Generating output for cell M2_M1_CDNS_40661953145724
+ Generating output for cell M2_M1_CDNS_40661953145722
+ Generating output for cell M2_M1_CDNS_40661953145694
+ Generating output for cell M2_M1_CDNS_40661953145692
+ Generating output for cell M2_M1_CDNS_40661953145688
+ Generating output for cell M2_M1_CDNS_40661953145687
+ Generating output for cell M2_M1_CDNS_40661953145686
+ Generating output for cell M2_M1_CDNS_40661953145183
+ Generating output for cell M1_PSUB_CDNS_40661953145723
+ Generating output for cell M1_PSUB_CDNS_40661953145721
+ Generating output for cell M1_PSUB_CDNS_40661953145720
+ Generating output for cell M1_PSUB_CDNS_40661953145718
+ Generating output for cell M1_PSUB_CDNS_40661953145717
+ Generating output for cell M1_PSUB_CDNS_40661953145716
+ Generating output for cell M1_PSUB_CDNS_40661953145715
+ Generating output for cell M1_PSUB_CDNS_40661953145714
+ Generating output for cell M1_PSUB_CDNS_40661953145713
+ Generating output for cell M1_PSUB_CDNS_40661953145712
+ Generating output for cell M1_PSUB_CDNS_40661953145711
+ Generating output for cell M1_PSUB_CDNS_40661953145710
+ Generating output for cell M1_PSUB_CDNS_40661953145709
+ Generating output for cell M1_PSUB_CDNS_40661953145708
+ Generating output for cell M1_PSUB_CDNS_40661953145707
+ Generating output for cell M1_PSUB_CDNS_40661953145706
+ Generating output for cell M1_PSUB_CDNS_40661953145705
+ Generating output for cell M1_PSUB_CDNS_40661953145704
+ Generating output for cell M1_PSUB_CDNS_40661953145703
+ Generating output for cell M1_PSUB_CDNS_40661953145702
+ Generating output for cell M1_PSUB_CDNS_40661953145701
+ Generating output for cell M1_PSUB_CDNS_40661953145700
+ Generating output for cell M1_PSUB_CDNS_40661953145699
+ Generating output for cell M1_PSUB_CDNS_40661953145698
+ Generating output for cell M1_PSUB_CDNS_40661953145697
+ Generating output for cell M1_PSUB_CDNS_40661953145695
+ Generating output for cell M1_PSUB_CDNS_40661953145685
+ Generating output for cell moscap_routing
+ Generating output for cell nmoscap_6p0_CDNS_406619531454
+ Generating output for cell M1_PSUB_CDNS_40661953145129
+ Generating output for cell M1_PSUB_CDNS_40661953145126
+ Generating output for cell moscap_corner
+ Generating output for cell M1_PSUB_CDNS_40661953145684
+ Generating output for cell M1_PSUB_CDNS_40661953145683
+ Generating output for cell M1_PSUB_CDNS_40661953145682
+ Generating output for cell M1_PSUB_CDNS_40661953145681
+ Generating output for cell moscap_corner_3
+ Generating output for cell M1_PSUB_CDNS_40661953145680
+ Generating output for cell M1_PSUB_CDNS_40661953145679
+ Generating output for cell moscap_corner_2
+ Generating output for cell M1_PSUB_CDNS_40661953145678
+ Generating output for cell moscap_corner_1
+ Generating output for cell M1_PSUB_CDNS_40661953145677
+ Generating output for cell top_routing_cor
+ Generating output for cell M3_M2_CDNS_40661953145804
+ Generating output for cell M3_M2_CDNS_40661953145803
+ Generating output for cell M3_M2_CDNS_40661953145802
+ Generating output for cell M3_M2_CDNS_40661953145801
+ Generating output for cell M3_M2_CDNS_40661953145800
+ Generating output for cell M3_M2_CDNS_40661953145799
+ Generating output for cell M3_M2_CDNS_40661953145798
+ Generating output for cell M3_M2_CDNS_40661953145797
+ Generating output for cell M3_M2_CDNS_40661953145796
+ Generating output for cell M3_M2_CDNS_40661953145795
+ Generating output for cell M3_M2_CDNS_40661953145786
+ Generating output for cell M3_M2_CDNS_40661953145785
+ Generating output for cell M3_M2_CDNS_40661953145784
+ Generating output for cell M3_M2_CDNS_40661953145783
+ Generating output for cell M3_M2_CDNS_40661953145782
+ Generating output for cell M3_M2_CDNS_40661953145781
+ Generating output for cell M3_M2_CDNS_4066195314590
+ Generating output for cell M3_M2_CDNS_4066195314587
+ Generating output for cell M3_M2_CDNS_4066195314584
+ Generating output for cell M2_M1_CDNS_4066195314588
+ Generating output for cell power_via_cor_5
+ Generating output for cell M3_M2_CDNS_40661953145780
+ Generating output for cell M3_M2_CDNS_40661953145779
+ Generating output for cell M3_M2_CDNS_40661953145778
+ Generating output for cell M3_M2_CDNS_40661953145777
+ Generating output for cell power_via_cor_3
+ Generating output for cell M2_M1_CDNS_40661953145805
+ Generating output for cell M2_M1_CDNS_40661953145794
+ Generating output for cell M2_M1_CDNS_40661953145793
+ Generating output for cell M2_M1_CDNS_40661953145791
+ Generating output for cell M2_M1_CDNS_40661953145788
+ Generating output for cell M2_M1_CDNS_40661953145292
+ Generating output for cell M2_M1_CDNS_40661953145147
+ Generating output for cell top_route_1
+ Generating output for cell pmos_6p0_CDNS_406619531456
+ Generating output for cell pmos_6p0_CDNS_406619531455
+ Generating output for cell pmos_6p0_CDNS_406619531452
+ Generating output for cell nmos_6p0_CDNS_406619531457
+ Generating output for cell M2_M1_CDNS_40661953145792
+ Generating output for cell M2_M1_CDNS_40661953145790
+ Generating output for cell M2_M1_CDNS_40661953145789
+ Generating output for cell M2_M1_CDNS_40661953145787
+ Generating output for cell M2_M1_CDNS_40661953145158
+ Generating output for cell M2_M1_CDNS_40661953145149
+ Generating output for cell M2_M1_CDNS_40661953145136
+ Generating output for cell M1_PSUB_CDNS_40661953145134
+ Generating output for cell M1_PSUB_CDNS_40661953145133
+ Generating output for cell M1_PSUB_CDNS_40661953145130
+ Generating output for cell M1_POLY2_CDNS_40661953145132
+ Generating output for cell M1_NWELL_CDNS_40661953145135
+ Generating output for cell M1_NWELL_CDNS_40661953145131
+ Generating output for cell nmos_clamp_20_50_4
+ Generating output for cell nmos_6p0_CDNS_406619531459
+ Generating output for cell nmos_6p0_CDNS_406619531458
+ Generating output for cell ppolyf_u_CDNS_406619531453
+ Generating output for cell M1_NWELL_CDNS_40661953145128
+ Generating output for cell M1_NWELL_CDNS_40661953145127
+ Generating output for cell comp018green_esd_rc_v5p0
+ Generating output for cell M2_M1_CDNS_40661953145103
+ Generating output for cell M1_PSUB_CDNS_40661953145102
+ Generating output for cell M1_POLY2_CDNS_40661953145110
+ Generating output for cell M1_POLY2_CDNS_40661953145109
+ Generating output for cell M1_POLY2_CDNS_40661953145108
+ Generating output for cell M1_POLY2_CDNS_40661953145106
+ Generating output for cell M1_POLY2_CDNS_40661953145105
+ Generating output for cell M1_NWELL_CDNS_40661953145111
+ Generating output for cell M1_NWELL_CDNS_40661953145107
+ Generating output for cell comp018green_esd_clamp_v5p0_2
+ Generating output for cell top_route
+ Generating output for cell comp018green_esd_rc_v5p0_1
+ Generating output for cell comp018green_esd_clamp_v5p0_1
+ Generating output for cell ESD_CLAMP_COR
+ Generating output for cell GF_NI_COR_BASE
+ Generating output for cell gf180mcu_fd_io__cor
+ Generating output for cell np_6p0_CDNS_406619531451
+ Generating output for cell nmoscap_6p0_CDNS_406619531450
+ Generating output for cell M2_M1_CDNS_40661953145162
+ Generating output for cell M2_M1_CDNS_40661953145146
+ Generating output for cell M2_M1_CDNS_40661953145140
+ Generating output for cell M2_M1_CDNS_40661953145138
+ Generating output for cell M2_M1_CDNS_4066195314586
+ Generating output for cell M2_M1_CDNS_4066195314585
+ Generating output for cell M2_M1_CDNS_4066195314574
+ Generating output for cell M2_M1_CDNS_4066195314573
+ Generating output for cell nmos_clamp_20_50_4_DVSS
+ Generating output for cell M2_M1_CDNS_40661953145161
+ Generating output for cell M2_M1_CDNS_40661953145160
+ Generating output for cell M2_M1_CDNS_40661953145159
+ Generating output for cell M2_M1_CDNS_40661953145125
+ Generating output for cell M2_M1_CDNS_40661953145122
+ Generating output for cell M2_M1_CDNS_40661953145118
+ Generating output for cell M2_M1_CDNS_40661953145117
+ Generating output for cell M2_M1_CDNS_40661953145113
+ Generating output for cell M2_M1_CDNS_40661953145112
+ Generating output for cell M1_PSUB_CDNS_40661953145124
+ Generating output for cell M1_PSUB_CDNS_40661953145123
+ Generating output for cell comp018green_esd_clamp_v5p0_DVSS
+ Generating output for cell M3_M2_CDNS_40661953145155
+ Generating output for cell M3_M2_CDNS_40661953145153
+ Generating output for cell M3_M2_CDNS_40661953145152
+ Generating output for cell M3_M2_CDNS_40661953145150
+ Generating output for cell M3_M2_CDNS_4066195314598
+ Generating output for cell M3_M2_CDNS_4066195314597
+ Generating output for cell M3_M2_CDNS_4066195314596
+ Generating output for cell M3_M2_CDNS_4066195314594
+ Generating output for cell M3_M2_CDNS_4066195314593
+ Generating output for cell M3_M2_CDNS_4066195314592
+ Generating output for cell M3_M2_CDNS_4066195314589
+ Generating output for cell M2_M1_CDNS_40661953145157
+ Generating output for cell M2_M1_CDNS_40661953145156
+ Generating output for cell M2_M1_CDNS_40661953145154
+ Generating output for cell M2_M1_CDNS_40661953145151
+ Generating output for cell M2_M1_CDNS_40661953145148
+ Generating output for cell M2_M1_CDNS_40661953145145
+ Generating output for cell M2_M1_CDNS_40661953145144
+ Generating output for cell M2_M1_CDNS_40661953145143
+ Generating output for cell M2_M1_CDNS_40661953145142
+ Generating output for cell M2_M1_CDNS_40661953145141
+ Generating output for cell M1_PSUB_CDNS_40661953145101
+ Generating output for cell M1_PSUB_CDNS_40661953145100
+ Generating output for cell M1_PSUB_CDNS_4066195314599
+ Generating output for cell M1_PSUB_CDNS_4066195314570
+ Generating output for cell M1_PSUB_CDNS_4066195314569
+ Generating output for cell M1_PSUB_CDNS_4066195314568
+ Generating output for cell M1_PSUB_CDNS_4066195314567
+ Generating output for cell M1_PSUB_CDNS_4066195314566
+ Generating output for cell M1_PSUB_CDNS_4066195314565
+ Generating output for cell M1_PSUB_CDNS_4066195314564
+ Generating output for cell M1_NWELL_CDNS_4066195314572
+ Generating output for cell M1_NWELL_CDNS_4066195314571
+ Generating output for cell GF_NI_DVSS_BASE
+ Generating output for cell M5_M4_CDNS_4066195314556
+ Generating output for cell M5_M4_CDNS_4066195314555
+ Generating output for cell M5_M4_CDNS_4066195314554
+ Generating output for cell M5_M4_CDNS_4066195314553
+ Generating output for cell M4_M3_CDNS_4066195314551
+ Generating output for cell M4_M3_CDNS_4066195314549
+ Generating output for cell M4_M3_CDNS_4066195314547
+ Generating output for cell M4_M3_CDNS_4066195314546
+ Generating output for cell M3_M2_CDNS_4066195314552
+ Generating output for cell M3_M2_CDNS_4066195314550
+ Generating output for cell M3_M2_CDNS_4066195314548
+ Generating output for cell M3_M2_CDNS_4066195314545
+ Generating output for cell Bondpad_5LM
+ Generating output for cell M5_M4_CDNS_4066195314561
+ Generating output for cell M5_M4_CDNS_4066195314560
+ Generating output for cell M5_M4_CDNS_4066195314559
+ Generating output for cell M4_M3_CDNS_4066195314558
+ Generating output for cell M4_M3_CDNS_4066195314557
+ Generating output for cell M4_M3_CDNS_4066195314562
+ Generating output for cell M1_PSUB_CDNS_4066195314563
+ Generating output for cell 3LM_METAL_RAIL
+ Generating output for cell 4LM_METAL_RAIL
+ Generating output for cell 5LM_METAL_RAIL
+ Generating output for cell 5LM_METAL_RAIL_PAD_60
+ Generating output for cell gf180mcu_fd_io__dvss
+ Generating output for cell ppolyf_u_CDNS_4066195314551
+ Generating output for cell pn_6p0_CDNS_4066195314528
+ Generating output for cell nmoscap_6p0_CDNS_4066195314523
+ Generating output for cell nmoscap_6p0_CDNS_4066195314522
+ Generating output for cell pmos_6p0_CDNS_4066195314529
+ Generating output for cell pmos_6p0_CDNS_4066195314512
+ Generating output for cell nmos_6p0_CDNS_4066195314531
+ Generating output for cell nmos_6p0_CDNS_4066195314530
+ Generating output for cell M1_PSUB_CDNS_40661953145275
+ Generating output for cell M1_PSUB_CDNS_40661953145237
+ Generating output for cell M1_PSUB_CDNS_40661953145228
+ Generating output for cell M1_PSUB_CDNS_40661953145226
+ Generating output for cell M1_POLY2_CDNS_40661953145222
+ Generating output for cell M1_NWELL_CDNS_40661953145274
+ Generating output for cell M1_NWELL_CDNS_40661953145273
+ Generating output for cell M1_NWELL_CDNS_40661953145223
+ Generating output for cell comp018green_sigbuf_1
+ Generating output for cell pn_6p0_CDNS_4066195314510
+ Generating output for cell pmos_6p0_CDNS_4066195314513
+ Generating output for cell nmos_6p0_CDNS_4066195314511
+ Generating output for cell M2_M1_CDNS_40661953145227
+ Generating output for cell M2_M1_CDNS_40661953145164
+ Generating output for cell M1_PSUB_CDNS_40661953145224
+ Generating output for cell M1_PSUB_CDNS_40661953145221
+ Generating output for cell M1_NWELL_CDNS_40661953145225
+ Generating output for cell M1_NWELL_CDNS_40661953145218
+ Generating output for cell comp018green_out_sigbuf_oe
+ Generating output for cell M1_PSUB_CDNS_40661953145271
+ Generating output for cell M1_NWELL_CDNS_40661953145272
+ Generating output for cell comp018green_out_sigbuf_a
+ Generating output for cell pmos_6p0_CDNS_4066195314521
+ Generating output for cell pmos_6p0_CDNS_4066195314517
+ Generating output for cell pmos_6p0_CDNS_4066195314516
+ Generating output for cell pmos_6p0_CDNS_4066195314515
+ Generating output for cell nmos_6p0_CDNS_4066195314520
+ Generating output for cell nmos_6p0_CDNS_4066195314519
+ Generating output for cell nmos_6p0_CDNS_4066195314518
+ Generating output for cell nmos_6p0_CDNS_4066195314514
+ Generating output for cell M2_M1_CDNS_40661953145181
+ Generating output for cell M1_PSUB_CDNS_40661953145238
+ Generating output for cell M1_PSUB_CDNS_40661953145235
+ Generating output for cell M1_PSUB_CDNS_40661953145234
+ Generating output for cell M1_PSUB_CDNS_40661953145233
+ Generating output for cell M1_PSUB_CDNS_40661953145232
+ Generating output for cell M1_POLY2_CDNS_40661953145229
+ Generating output for cell M1_NWELL_CDNS_40661953145236
+ Generating output for cell M1_NWELL_CDNS_40661953145231
+ Generating output for cell M1_NWELL_CDNS_40661953145230
+ Generating output for cell comp018green_out_predrv
+ Generating output for cell pmos_6p0_esd_40
+ Generating output for cell comp018green_out_drv_pleg_4T_Y
+ Generating output for cell comp018green_out_drv_pleg_4T_X
+ Generating output for cell M3_M2_CDNS_40661953145353
+ Generating output for cell M3_M2_CDNS_40661953145264
+ Generating output for cell M3_M2_CDNS_40661953145208
+ Generating output for cell M2_M1_CDNS_40661953145366
+ Generating output for cell M2_M1_CDNS_40661953145365
+ Generating output for cell PMOS_4T_metal_stack
+ Generating output for cell M3_M2_CDNS_40661953145363
+ Generating output for cell M3_M2_CDNS_40661953145358
+ Generating output for cell M3_M2_CDNS_40661953145350
+ Generating output for cell M3_M2_CDNS_40661953145209
+ Generating output for cell M3_M2_CDNS_40661953145180
+ Generating output for cell M2_M1_CDNS_40661953145364
+ Generating output for cell M2_M1_CDNS_40661953145360
+ Generating output for cell M2_M1_CDNS_40661953145359
+ Generating output for cell M2_M1_CDNS_40661953145356
+ Generating output for cell M2_M1_CDNS_40661953145355
+ Generating output for cell M2_M1_CDNS_40661953145354
+ Generating output for cell M2_M1_CDNS_40661953145348
+ Generating output for cell M2_M1_CDNS_40661953145347
+ Generating output for cell M2_M1_CDNS_40661953145346
+ Generating output for cell M2_M1_CDNS_40661953145177
+ Generating output for cell M1_PSUB_CDNS_40661953145362
+ Generating output for cell M1_PSUB_CDNS_40661953145357
+ Generating output for cell M1_PSUB_CDNS_40661953145351
+ Generating output for cell M1_PSUB_CDNS_40661953145349
+ Generating output for cell M1_PSUB_CDNS_40661953145283
+ Generating output for cell M1_NWELL_CDNS_40661953145361
+ Generating output for cell M1_NWELL_CDNS_40661953145352
+ Generating output for cell M1_NWELL_CDNS_40661953145345
+ Generating output for cell M1_NWELL_CDNS_40661953145286
+ Generating output for cell comp018green_out_paddrv_4T_PMOS_GROUP
+ Generating output for cell M3_M2_CDNS_40661953145371
+ Generating output for cell M3_M2_CDNS_40661953145370
+ Generating output for cell M3_M2_CDNS_40661953145369
+ Generating output for cell M2_M1_CDNS_40661953145368
+ Generating output for cell M2_M1_CDNS_40661953145367
+ Generating output for cell nmos_4T_metal_stack
+ Generating output for cell comp018green_out_drv_nleg_4T
+ Generating output for cell M1_PSUB_CDNS_40661953145376
+ Generating output for cell M1_PSUB_CDNS_40661953145375
+ Generating output for cell M1_PSUB_CDNS_40661953145372
+ Generating output for cell M1_NWELL_CDNS_40661953145374
+ Generating output for cell M1_NWELL_CDNS_40661953145373
+ Generating output for cell GR_NMOS_4T
+ Generating output for cell comp018green_out_paddrv_4T_NMOS_GROUP
+ Generating output for cell M3_M2_CDNS_40661953145342
+ Generating output for cell M3_M2_CDNS_40661953145341
+ Generating output for cell M3_M2_CDNS_40661953145340
+ Generating output for cell M3_M2_CDNS_40661953145278
+ Generating output for cell M3_M2_CDNS_40661953145263
+ Generating output for cell M2_M1_CDNS_40661953145344
+ Generating output for cell M2_M1_CDNS_40661953145343
+ Generating output for cell M2_M1_CDNS_40661953145280
+ Generating output for cell M2_M1_CDNS_40661953145279
+ Generating output for cell M2_M1_CDNS_40661953145201
+ Generating output for cell comp018green_out_paddrv_16T
+ Generating output for cell M1_PSUB_CDNS_40661953145321
+ Generating output for cell M1_NWELL_CDNS_40661953145322
+ Generating output for cell M1_NWELL_CDNS_40661953145315
+ Generating output for cell comp018green_sigbuf
+ Generating output for cell ppolyf_u_CDNS_4066195314533
+ Generating output for cell ppolyf_u_CDNS_4066195314532
+ Generating output for cell M1_NWELL_CDNS_40661953145316
+ Generating output for cell comp018green_in_pupd
+ Generating output for cell M1_PSUB_CDNS_40661953145324
+ Generating output for cell M1_NWELL_CDNS_40661953145323
+ Generating output for cell comp018green_std_xor2
+ Generating output for cell comp018green_std_nand2
+ Generating output for cell comp018green_in_logic_pupd
+ Generating output for cell pmos_6p0_CDNS_4066195314548
+ Generating output for cell pmos_6p0_CDNS_4066195314546
+ Generating output for cell pmos_6p0_CDNS_4066195314539
+ Generating output for cell nmos_6p0_CDNS_4066195314550
+ Generating output for cell nmos_6p0_CDNS_4066195314549
+ Generating output for cell nmos_6p0_CDNS_4066195314547
+ Generating output for cell M2_M1_CDNS_40661953145216
+ Generating output for cell M1_PSUB_CDNS_40661953145327
+ Generating output for cell M1_PSUB_CDNS_40661953145326
+ Generating output for cell M1_NWELL_CDNS_40661953145328
+ Generating output for cell M1_NWELL_CDNS_40661953145325
+ Generating output for cell comp018green_in_drv
+ Generating output for cell pmos_6p0_CDNS_4066195314545
+ Generating output for cell pmos_6p0_CDNS_4066195314544
+ Generating output for cell pmos_6p0_CDNS_4066195314543
+ Generating output for cell pmos_6p0_CDNS_4066195314538
+ Generating output for cell pmos_6p0_CDNS_4066195314534
+ Generating output for cell nmos_6p0_CDNS_4066195314542
+ Generating output for cell nmos_6p0_CDNS_4066195314541
+ Generating output for cell nmos_6p0_CDNS_4066195314540
+ Generating output for cell nmos_6p0_CDNS_4066195314537
+ Generating output for cell nmos_6p0_CDNS_4066195314536
+ Generating output for cell nmos_6p0_CDNS_4066195314535
+ Generating output for cell M2_M1_CDNS_40661953145115
+ Generating output for cell M1_PSUB_CDNS_40661953145319
+ Generating output for cell M1_PSUB_CDNS_40661953145317
+ Generating output for cell M1_NWELL_CDNS_40661953145320
+ Generating output for cell M1_NWELL_CDNS_40661953145318
+ Generating output for cell comp018green_in_cms_smt
+ Generating output for cell M3_M2_CDNS_40661953145314
+ Generating output for cell M3_M2_CDNS_40661953145313
+ Generating output for cell M2_M1_CDNS_40661953145312
+ Generating output for cell comp018green_inpath_cms_smt
+ Generating output for cell ppolyf_u_CDNS_4066195314525
+ Generating output for cell pn_6p0_CDNS_4066195314527
+ Generating output for cell np_6p0_CDNS_4066195314526
+ Generating output for cell M3_M2_CDNS_40661953145269
+ Generating output for cell M3_M2_CDNS_40661953145268
+ Generating output for cell M3_M2_CDNS_40661953145265
+ Generating output for cell M3_M2_CDNS_40661953145262
+ Generating output for cell M3_M2_CDNS_40661953145258
+ Generating output for cell M2_M1_CDNS_40661953145270
+ Generating output for cell M2_M1_CDNS_40661953145267
+ Generating output for cell M2_M1_CDNS_40661953145266
+ Generating output for cell M2_M1_CDNS_40661953145261
+ Generating output for cell M2_M1_CDNS_40661953145260
+ Generating output for cell M2_M1_CDNS_40661953145259
+ Generating output for cell M2_M1_CDNS_40661953145257
+ Generating output for cell M2_M1_CDNS_40661953145256
+ Generating output for cell M2_M1_CDNS_40661953145247
+ Generating output for cell M2_M1_CDNS_40661953145239
+ Generating output for cell M2_M1_CDNS_40661953145182
+ Generating output for cell M1_PACTIVE_CDNS_40661953145253
+ Generating output for cell M1_PACTIVE_CDNS_40661953145252
+ Generating output for cell M1_PACTIVE_CDNS_40661953145251
+ Generating output for cell M1_PACTIVE_CDNS_40661953145250
+ Generating output for cell M1_PACTIVE_CDNS_40661953145249
+ Generating output for cell M1_PACTIVE_CDNS_40661953145248
+ Generating output for cell M1_PACTIVE_CDNS_40661953145240
+ Generating output for cell M1_NACTIVE_CDNS_40661953145255
+ Generating output for cell M1_NACTIVE_CDNS_40661953145254
+ Generating output for cell M1_NACTIVE_CDNS_40661953145246
+ Generating output for cell M1_NACTIVE_CDNS_40661953145245
+ Generating output for cell M1_NACTIVE_CDNS_40661953145244
+ Generating output for cell M1_NACTIVE_CDNS_40661953145243
+ Generating output for cell M1_NACTIVE_CDNS_40661953145242
+ Generating output for cell M1_NACTIVE_CDNS_40661953145241
+ Generating output for cell comp018green_esd_cdm
+ Generating output for cell M3_M2_CDNS_40661953145332
+ Generating output for cell M3_M2_CDNS_40661953145330
+ Generating output for cell M3_M2_CDNS_40661953145213
+ Generating output for cell M3_M2_CDNS_40661953145212
+ Generating output for cell M3_M2_CDNS_40661953145210
+ Generating output for cell M3_M2_CDNS_40661953145207
+ Generating output for cell M3_M2_CDNS_40661953145206
+ Generating output for cell M3_M2_CDNS_40661953145204
+ Generating output for cell M3_M2_CDNS_40661953145202
+ Generating output for cell M3_M2_CDNS_40661953145200
+ Generating output for cell M3_M2_CDNS_40661953145199
+ Generating output for cell M3_M2_CDNS_40661953145197
+ Generating output for cell M3_M2_CDNS_40661953145196
+ Generating output for cell M3_M2_CDNS_40661953145194
+ Generating output for cell M3_M2_CDNS_40661953145193
+ Generating output for cell M3_M2_CDNS_40661953145190
+ Generating output for cell M3_M2_CDNS_40661953145188
+ Generating output for cell M3_M2_CDNS_40661953145186
+ Generating output for cell M3_M2_CDNS_40661953145179
+ Generating output for cell M3_M2_CDNS_40661953145174
+ Generating output for cell M3_M2_CDNS_40661953145172
+ Generating output for cell M3_M2_CDNS_40661953145170
+ Generating output for cell M2_M1_CDNS_40661953145378
+ Generating output for cell M2_M1_CDNS_40661953145333
+ Generating output for cell M2_M1_CDNS_40661953145331
+ Generating output for cell M2_M1_CDNS_40661953145329
+ Generating output for cell M2_M1_CDNS_40661953145214
+ Generating output for cell M2_M1_CDNS_40661953145211
+ Generating output for cell M2_M1_CDNS_40661953145205
+ Generating output for cell M2_M1_CDNS_40661953145203
+ Generating output for cell M2_M1_CDNS_40661953145198
+ Generating output for cell M2_M1_CDNS_40661953145195
+ Generating output for cell M2_M1_CDNS_40661953145189
+ Generating output for cell M2_M1_CDNS_40661953145187
+ Generating output for cell M2_M1_CDNS_40661953145185
+ Generating output for cell M2_M1_CDNS_40661953145178
+ Generating output for cell M2_M1_CDNS_40661953145176
+ Generating output for cell M2_M1_CDNS_40661953145173
+ Generating output for cell M2_M1_CDNS_40661953145171
+ Generating output for cell M2_M1_CDNS_40661953145169
+ Generating output for cell M2_M1_CDNS_40661953145163
+ Generating output for cell M2_M1_CDNS_40661953145120
+ Generating output for cell M2_M1_CDNS_40661953145116
+ Generating output for cell M2_M1_CDNS_40661953145114
+ Generating output for cell M1_PSUB_CDNS_40661953145339
+ Generating output for cell M1_PSUB_CDNS_40661953145338
+ Generating output for cell M1_PSUB_CDNS_40661953145215
+ Generating output for cell M1_PACTIVE_CDNS_40661953145168
+ Generating output for cell M1_PACTIVE_CDNS_40661953145167
+ Generating output for cell M1_PACTIVE_CDNS_40661953145166
+ Generating output for cell M1_PACTIVE_CDNS_40661953145165
+ Generating output for cell M1_NWELL_CDNS_40661953145377
+ Generating output for cell GF_NI_IN_S_BASE
+ Generating output for cell gf180mcu_fd_io__in_s
+ Generating output for cell GF_NI_IN_C_BASE
+ Generating output for cell gf180mcu_fd_io__in_c
+ Generating output for cell M3_M2_CDNS_40661953145335
+ Generating output for cell M2_M1_CDNS_40661953145334
+ Generating output for cell M1_PACTIVE_CDNS_40661953145337
+ Generating output for cell M1_PACTIVE_CDNS_40661953145336
+ Generating output for cell GF_NI_BI_T_BASE
+ Generating output for cell gf180mcu_fd_io__bi_t
+ Generating output for cell M2_M1_CDNS_40661953145139
+ Generating output for cell M2_M1_CDNS_40661953145137
+ Generating output for cell nmos_clamp_20_50_4_DVDD
+ Generating output for cell M2_M1_CDNS_40661953145121
+ Generating output for cell M2_M1_CDNS_40661953145119
+ Generating output for cell M2_M1_CDNS_40661953145104
+ Generating output for cell comp018green_esd_clamp_v5p0_DVDD
+ Generating output for cell M3_M2_CDNS_4066195314595
+ Generating output for cell M2_M1_CDNS_4066195314591
+ Generating output for cell M2_M1_CDNS_4066195314583
+ Generating output for cell M2_M1_CDNS_4066195314582
+ Generating output for cell M2_M1_CDNS_4066195314581
+ Generating output for cell M2_M1_CDNS_4066195314580
+ Generating output for cell M2_M1_CDNS_4066195314579
+ Generating output for cell M2_M1_CDNS_4066195314578
+ Generating output for cell M2_M1_CDNS_4066195314577
+ Generating output for cell M2_M1_CDNS_4066195314576
+ Generating output for cell M2_M1_CDNS_4066195314575
+ Generating output for cell GF_NI_DVDD_BASE
+ Generating output for cell gf180mcu_fd_io__dvdd
+ Generating output for cell M5_M4_CDNS_4066195314513
+ Generating output for cell M5_M4_CDNS_4066195314511
+ Generating output for cell M4_M3_CDNS_4066195314514
+ Generating output for cell M4_M3_CDNS_4066195314512
+ Generating output for cell M2_M1_CDNS_4066195314518
+ Generating output for cell POLY_SUB_FILL
+ Generating output for cell M3_M2_CDNS_4066195314517
+ Generating output for cell M2_M1_CDNS_4066195314515
+ Generating output for cell M1_PSUB_CDNS_4066195314516
+ Generating output for cell GF_NI_FILL5_1
+ Generating output for cell GF_NI_FILL5_0
+ Generating output for cell gf180mcu_fd_io__fill5
+ Generating output for cell chip_io
+ Generating output for cell alpha_1
+ Generating output for cell alpha_8
+ Generating output for cell alpha_0
+ Generating output for cell alpha_4
+ Generating output for cell alpha_5
+ Generating output for cell user_id_textblock
+ Generating output for cell caravel_18004515
diff --git a/tapeout/logs/tools.info b/tapeout/logs/tools.info
new file mode 100644
index 0000000..98b8cee
--- /dev/null
+++ b/tapeout/logs/tools.info
@@ -0,0 +1,2 @@
+KLayout: 0.28
+Magic: 8.3.348
\ No newline at end of file
diff --git a/tapeout/logs/uncompress.log b/tapeout/logs/uncompress.log
new file mode 100644
index 0000000..fac625b
--- /dev/null
+++ b/tapeout/logs/uncompress.log
@@ -0,0 +1,12 @@
+/bin/sh: line 0: cd: /root/project/verilog/dv/caravel/mgmt_soc/: No such file or directory
+/bin/sh: line 0: cd: /root/project/verilog/dv/caravel/mgmt_soc/: No such file or directory
+/bin/sh: line 0: cd: /root/project/verilog/dv/caravel/mgmt_soc/: No such file or directory
+/bin/sh: line 0: cd: /root/project/verilog/dv/caravel/mgmt_soc/: No such file or directory
+/bin/sh: line 0: cd: /root/project/verilog/dv/caravel/mgmt_soc/: No such file or directory
+/bin/sh: line 0: cd: /root/project/verilog/dv/caravel/mgmt_soc/: No such file or directory
+/bin/sh: line 0: cd: /root/project/verilog/dv/caravel/mgmt_soc/: No such file or directory
+/bin/sh: line 0: cd: /root/project/verilog/dv/caravel/mgmt_soc/: No such file or directory
+/bin/sh: line 0: cd: /root/project/verilog/dv/caravel/mgmt_soc/: No such file or directory
+/bin/sh: line 0: cd: /root/project/verilog/dv/caravel/mgmt_soc/: No such file or directory
+make: Nothing to be done for `check-env'.
+All files are uncompressed!
diff --git a/tapeout/outputs/gds/caravel_18004515.gds.gz b/tapeout/outputs/gds/caravel_18004515.gds.gz
new file mode 100644
index 0000000..3f03414
--- /dev/null
+++ b/tapeout/outputs/gds/caravel_18004515.gds.gz
Binary files differ
diff --git a/tapeout/outputs/gf180mcuC.magicrc b/tapeout/outputs/gf180mcuC.magicrc
new file mode 100644
index 0000000..d1fc484
--- /dev/null
+++ b/tapeout/outputs/gf180mcuC.magicrc
@@ -0,0 +1,65 @@
+puts stdout "Sourcing design .magicrc for technology gf180mcuC ..."
+
+# Put internal grid on 0.005 pitch. This is important to match vendor file
+# input (as opposed to SCMOS-style layout. The default lambda grid is 0.05um).
+
+set scalefac [tech lambda]
+if {[lindex $scalefac 1] < 10} {
+ scalegrid 1 10
+}
+
+# drc off
+drc euclidean on
+# Change this to a fixed number for repeatable behavior with GDS writes
+# e.g., "random seed 12345"
+catch {random seed}
+
+# Allow override of PDK path from environment variable PDK_ROOT
+# "file nativename" guards against a local PDK_ROOT with "~" in the name
+if {[catch {set PDK_ROOT [file nativename $env(PDK_ROOT)]}]} {
+ set PDK_ROOT /usr/local/pdk/volare/gf180mcu/build/b8c6129fb60851c452a3136c2b8c603bb92cb180
+}
+
+# loading technology
+tech load $PDK_ROOT/gf180mcuC/libs.tech/magic/gf180mcuC.tech
+
+# load device generator
+source $PDK_ROOT/gf180mcuC/libs.tech/magic/gf180mcuC.tcl
+
+# load bind keys
+# source $PDK_ROOT/gf180mcuC/libs.tech/magic/gf180mcuC-BindKeys
+
+# set units to lambda grid
+snap lambda
+
+# set gf180mcu standard power, ground, and substrate names
+set VDD VDD
+set GND VSS
+set SUB VSUBS
+
+# Allow override of type of magic library views used, "mag" or "maglef",
+# from environment variable MAGTYPE
+
+if {[catch {set MAGTYPE $env(MAGTYPE)}]} {
+ set MAGTYPE mag
+}
+
+# add path to reference cells
+if {[file isdir ${PDK_ROOT}/gf180mcuC/libs.ref/${MAGTYPE}]} {
+ addpath ${PDK_ROOT}/gf180mcuC/libs.ref/${MAGTYPE}/gf180mcu_fd_pr
+ addpath ${PDK_ROOT}/gf180mcuC/libs.ref/${MAGTYPE}/gf180mcu_mcu7t5v0
+ addpath ${PDK_ROOT}/gf180mcuC/libs.ref/${MAGTYPE}/gf180mcu_mcu9t5v0
+ addpath ${PDK_ROOT}/gf180mcuC/libs.ref/${MAGTYPE}/gf180mcu_fd_io
+ addpath ${PDK_ROOT}/gf180mcuC/libs.ref/${MAGTYPE}/gf180mcu_fd_ip_sram
+} else {
+ addpath ${PDK_ROOT}/gf180mcuC/libs.ref/gf180mcu_fd_pr/${MAGTYPE}
+ addpath ${PDK_ROOT}/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu7t5v0/${MAGTYPE}
+ addpath ${PDK_ROOT}/gf180mcuC/libs.ref/gf180mcu_fd_sc_mcu9t5v0/${MAGTYPE}
+ addpath ${PDK_ROOT}/gf180mcuC/libs.ref/gf180mcu_fd_io/${MAGTYPE}
+ addpath ${PDK_ROOT}/gf180mcuC/libs.ref/gf180mcu_fd_ip_sram/${MAGTYPE}
+}
+
+# add path to IP from catalog. This procedure defined in the PDK script.
+catch {magic::query_mylib_ip}
+# add path to local IP from user design space. Defined in the PDK script.
+catch {magic::query_my_projects}
diff --git a/tapeout/outputs/mag/caravel_core.mag b/tapeout/outputs/mag/caravel_core.mag
new file mode 100644
index 0000000..6b34151
--- /dev/null
+++ b/tapeout/outputs/mag/caravel_core.mag
Binary files differ
diff --git a/tapeout/outputs/mag/gpio_defaults_block_006.mag b/tapeout/outputs/mag/gpio_defaults_block_006.mag
new file mode 100644
index 0000000..f5387f8
--- /dev/null
+++ b/tapeout/outputs/mag/gpio_defaults_block_006.mag
@@ -0,0 +1,320 @@
+magic
+tech gf180mcuC
+magscale 1 10
+timestamp 1669928025
+<< metal1 >>
+rect 598 2766 673 3020
+rect 916 2806 991 3030
+rect 468 2694 673 2766
+rect 468 2675 540 2694
+rect 468 2010 540 2029
+rect 1812 2010 1884 2029
+rect 2932 2010 3004 2029
+rect 468 1938 673 2010
+rect 1812 1938 2017 2010
+rect 2932 1938 3137 2010
+rect 598 1684 673 1938
+rect 916 1674 991 1898
+rect 1942 1684 2017 1938
+rect 2260 1674 2335 1898
+rect 3062 1684 3137 1938
+rect 3380 1674 3455 1898
+rect 598 1198 673 1452
+rect 916 1238 991 1462
+rect 1942 1198 2017 1452
+rect 2260 1238 2335 1462
+rect 3062 1198 3137 1452
+rect 3380 1238 3455 1462
+rect 468 1126 673 1198
+rect 1812 1126 2017 1198
+rect 2932 1126 3137 1198
+rect 468 1107 540 1126
+rect 1812 1107 1884 1126
+rect 2932 1107 3004 1126
+rect 468 442 540 461
+rect 1812 442 1884 461
+rect 2932 442 3004 461
+rect 468 370 673 442
+rect 1812 370 2017 442
+rect 2932 370 3137 442
+rect 598 116 673 370
+rect 916 106 991 330
+rect 1942 116 2017 370
+rect 2260 106 2335 330
+rect 3062 116 3137 370
+rect 3380 106 3455 330
+<< via1 >>
+rect 83 3110 652 3170
+rect 1793 2330 2362 2390
+rect 83 1540 652 1600
+rect 1793 750 2362 810
+rect 92 -29 621 31
+rect 923 2827 983 2887
+rect 605 1817 665 1877
+rect 2267 1817 2327 1877
+rect 3387 1817 3447 1877
+rect 605 1259 665 1319
+rect 2267 1259 2327 1319
+rect 3387 1259 3447 1319
+rect 923 249 983 309
+rect 2267 249 2327 309
+rect 3387 249 3447 309
+<< metal2 >>
+rect 70 3170 666 3181
+rect 70 3110 83 3170
+rect 652 3110 666 3170
+rect 70 3098 666 3110
+rect 576 2825 1699 2889
+rect 585 1815 1428 1879
+rect 70 1600 666 1611
+rect 70 1540 83 1600
+rect 652 1540 666 1600
+rect 70 1528 666 1540
+rect 585 1257 1132 1321
+rect 572 247 1004 311
+rect 80 31 633 43
+rect 80 -29 92 31
+rect 621 -29 633 31
+rect 80 -40 633 -29
+rect 700 -84 756 247
+rect 1076 157 1132 1257
+rect 1036 97 1132 157
+rect 1036 -84 1092 97
+rect 1372 -84 1428 1815
+rect 1643 496 1699 2825
+rect 1780 2390 2376 2401
+rect 1780 2330 1793 2390
+rect 2362 2330 2376 2390
+rect 1780 2318 2376 2330
+rect 1929 1815 2772 1879
+rect 1929 1257 2496 1321
+rect 1780 810 2376 821
+rect 1780 750 1793 810
+rect 2362 750 2376 810
+rect 1780 738 2376 750
+rect 1643 440 1764 496
+rect 1708 -84 1764 440
+rect 1915 247 2348 311
+rect 2044 -84 2100 247
+rect 2440 174 2496 1257
+rect 2380 118 2496 174
+rect 2380 -84 2436 118
+rect 2716 -84 2772 1815
+rect 2921 1815 3468 1879
+rect 2921 177 2977 1815
+rect 3041 1257 3780 1321
+rect 3043 247 3462 311
+rect 2921 121 3108 177
+rect 3052 -84 3108 121
+rect 3388 -84 3444 247
+rect 3724 -84 3780 1257
+<< via2 >>
+rect 83 3110 652 3170
+rect 83 1540 652 1600
+rect 92 -29 621 31
+rect 1793 2330 2362 2390
+rect 1793 750 2362 810
+<< metal3 >>
+rect 66 3170 672 3192
+rect 66 3110 83 3170
+rect 652 3110 672 3170
+rect 66 1600 672 3110
+rect 66 1540 83 1600
+rect 652 1540 672 1600
+rect 66 31 672 1540
+rect 66 -29 92 31
+rect 621 -29 672 31
+rect 66 -53 672 -29
+rect 1773 2390 2379 3192
+rect 1773 2330 1793 2390
+rect 2362 2330 2379 2390
+rect 1773 810 2379 2330
+rect 1773 750 1793 810
+rect 2362 750 2379 810
+rect 1773 -53 2379 750
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 0 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_1
+timestamp 1669862171
+transform 1 0 2464 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_3
+timestamp 1669862171
+transform 1 0 0 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_4
+timestamp 1669862171
+transform 1 0 0 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_5
+timestamp 1669862171
+transform 1 0 2464 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_6
+timestamp 1669862171
+transform 1 0 3584 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 1120 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_1
+timestamp 1669862171
+transform 1 0 1120 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_2
+timestamp 1669862171
+transform 1 0 2016 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_3
+timestamp 1669862171
+transform 1 0 1120 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_4
+timestamp 1669862171
+transform 1 0 3136 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_5
+timestamp 1669862171
+transform 1 0 1568 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_6
+timestamp 1669862171
+transform 1 0 1120 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_7
+timestamp 1669862171
+transform 1 0 2688 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 2464 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_1
+timestamp 1669862171
+transform 1 0 3584 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_4
+timestamp 1669862171
+transform 1 0 0 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_5
+timestamp 1669862171
+transform 1 0 2464 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 224 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[1]
+timestamp 1669862171
+transform 1 0 224 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[2]
+timestamp 1669862171
+transform 1 0 224 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[3]
+timestamp 1669862171
+transform 1 0 224 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[4]
+timestamp 1669862171
+transform 1 0 1568 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[5]
+timestamp 1669862171
+transform 1 0 1568 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[6]
+timestamp 1669862171
+transform 1 0 1568 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[8]
+timestamp 1669862171
+transform 1 0 2688 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[9]
+timestamp 1669862171
+transform 1 0 2688 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[7]
+timestamp 1669862171
+transform 1 0 2688 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 672 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[1]
+timestamp 1669862171
+transform 1 0 672 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[2]
+timestamp 1669862171
+transform 1 0 672 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[3]
+timestamp 1669862171
+transform 1 0 672 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[4]
+timestamp 1669862171
+transform 1 0 2016 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[5]
+timestamp 1669862171
+transform 1 0 2016 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[6]
+timestamp 1669862171
+transform 1 0 2016 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[8]
+timestamp 1669862171
+transform 1 0 3136 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[9]
+timestamp 1669862171
+transform 1 0 3136 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[7]
+timestamp 1669862171
+transform 1 0 3136 0 1 1568
+box -86 -86 534 870
+<< labels >>
+flabel metal3 1773 -53 2379 750 0 FreeSans 1600 0 0 0 VDD
+port 11 nsew
+flabel metal3 66 55 672 858 0 FreeSans 1600 0 0 0 VSS
+port 12 nsew
+flabel metal2 700 -84 756 150 0 FreeSans 400 90 0 0 gpio_defaults[0]
+port 1 nsew
+flabel metal2 1036 -84 1092 150 0 FreeSans 400 90 0 0 gpio_defaults[1]
+port 5 nsew
+flabel metal2 1372 -84 1428 150 0 FreeSans 400 90 0 0 gpio_defaults[2]
+port 9 nsew
+flabel metal2 1708 -84 1764 150 0 FreeSans 400 90 0 0 gpio_defaults[3]
+port 8 nsew
+flabel metal2 2044 -84 2100 150 0 FreeSans 400 90 0 0 gpio_defaults[4]
+port 2 nsew
+flabel metal2 2380 -84 2436 150 0 FreeSans 400 90 0 0 gpio_defaults[5]
+port 6 nsew
+flabel metal2 2716 -84 2772 150 0 FreeSans 400 90 0 0 gpio_defaults[6]
+port 10 nsew
+flabel metal2 3052 -84 3108 150 0 FreeSans 400 90 0 0 gpio_defaults[7]
+port 4 nsew
+flabel metal2 3388 -84 3444 150 0 FreeSans 400 90 0 0 gpio_defaults[8]
+port 3 nsew
+flabel metal2 3724 -84 3780 150 0 FreeSans 400 90 0 0 gpio_defaults[9]
+port 7 nsew
+<< end >>
diff --git a/tapeout/outputs/mag/gpio_defaults_block_007.mag b/tapeout/outputs/mag/gpio_defaults_block_007.mag
new file mode 100644
index 0000000..0c4bcec
--- /dev/null
+++ b/tapeout/outputs/mag/gpio_defaults_block_007.mag
@@ -0,0 +1,320 @@
+magic
+tech gf180mcuC
+magscale 1 10
+timestamp 1669928025
+<< metal1 >>
+rect 598 2766 673 3020
+rect 916 2806 991 3030
+rect 468 2694 673 2766
+rect 468 2675 540 2694
+rect 468 2010 540 2029
+rect 1812 2010 1884 2029
+rect 2932 2010 3004 2029
+rect 468 1938 673 2010
+rect 1812 1938 2017 2010
+rect 2932 1938 3137 2010
+rect 598 1684 673 1938
+rect 916 1674 991 1898
+rect 1942 1684 2017 1938
+rect 2260 1674 2335 1898
+rect 3062 1684 3137 1938
+rect 3380 1674 3455 1898
+rect 598 1198 673 1452
+rect 916 1238 991 1462
+rect 1942 1198 2017 1452
+rect 2260 1238 2335 1462
+rect 3062 1198 3137 1452
+rect 3380 1238 3455 1462
+rect 468 1126 673 1198
+rect 1812 1126 2017 1198
+rect 2932 1126 3137 1198
+rect 468 1107 540 1126
+rect 1812 1107 1884 1126
+rect 2932 1107 3004 1126
+rect 468 442 540 461
+rect 1812 442 1884 461
+rect 2932 442 3004 461
+rect 468 370 673 442
+rect 1812 370 2017 442
+rect 2932 370 3137 442
+rect 598 116 673 370
+rect 916 106 991 330
+rect 1942 116 2017 370
+rect 2260 106 2335 330
+rect 3062 116 3137 370
+rect 3380 106 3455 330
+<< via1 >>
+rect 83 3110 652 3170
+rect 1793 2330 2362 2390
+rect 83 1540 652 1600
+rect 1793 750 2362 810
+rect 92 -29 621 31
+rect 923 2827 983 2887
+rect 605 1817 665 1877
+rect 2267 1817 2327 1877
+rect 3387 1817 3447 1877
+rect 605 1259 665 1319
+rect 2267 1259 2327 1319
+rect 3387 1259 3447 1319
+rect 605 249 665 309
+rect 2267 249 2327 309
+rect 3387 249 3447 309
+<< metal2 >>
+rect 70 3170 666 3181
+rect 70 3110 83 3170
+rect 652 3110 666 3170
+rect 70 3098 666 3110
+rect 576 2825 1699 2889
+rect 585 1815 1428 1879
+rect 70 1600 666 1611
+rect 70 1540 83 1600
+rect 652 1540 666 1600
+rect 70 1528 666 1540
+rect 585 1257 1132 1321
+rect 572 247 1004 311
+rect 80 31 633 43
+rect 80 -29 92 31
+rect 621 -29 633 31
+rect 80 -40 633 -29
+rect 700 -84 756 247
+rect 1076 157 1132 1257
+rect 1036 97 1132 157
+rect 1036 -84 1092 97
+rect 1372 -84 1428 1815
+rect 1643 496 1699 2825
+rect 1780 2390 2376 2401
+rect 1780 2330 1793 2390
+rect 2362 2330 2376 2390
+rect 1780 2318 2376 2330
+rect 1929 1815 2772 1879
+rect 1929 1257 2496 1321
+rect 1780 810 2376 821
+rect 1780 750 1793 810
+rect 2362 750 2376 810
+rect 1780 738 2376 750
+rect 1643 440 1764 496
+rect 1708 -84 1764 440
+rect 1915 247 2348 311
+rect 2044 -84 2100 247
+rect 2440 174 2496 1257
+rect 2380 118 2496 174
+rect 2380 -84 2436 118
+rect 2716 -84 2772 1815
+rect 2921 1815 3468 1879
+rect 2921 177 2977 1815
+rect 3041 1257 3780 1321
+rect 3043 247 3462 311
+rect 2921 121 3108 177
+rect 3052 -84 3108 121
+rect 3388 -84 3444 247
+rect 3724 -84 3780 1257
+<< via2 >>
+rect 83 3110 652 3170
+rect 83 1540 652 1600
+rect 92 -29 621 31
+rect 1793 2330 2362 2390
+rect 1793 750 2362 810
+<< metal3 >>
+rect 66 3170 672 3192
+rect 66 3110 83 3170
+rect 652 3110 672 3170
+rect 66 1600 672 3110
+rect 66 1540 83 1600
+rect 652 1540 672 1600
+rect 66 31 672 1540
+rect 66 -29 92 31
+rect 621 -29 672 31
+rect 66 -53 672 -29
+rect 1773 2390 2379 3192
+rect 1773 2330 1793 2390
+rect 2362 2330 2379 2390
+rect 1773 810 2379 2330
+rect 1773 750 1793 810
+rect 2362 750 2379 810
+rect 1773 -53 2379 750
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 0 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_1
+timestamp 1669862171
+transform 1 0 2464 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_3
+timestamp 1669862171
+transform 1 0 0 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_4
+timestamp 1669862171
+transform 1 0 0 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_5
+timestamp 1669862171
+transform 1 0 2464 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_6
+timestamp 1669862171
+transform 1 0 3584 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 1120 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_1
+timestamp 1669862171
+transform 1 0 1120 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_2
+timestamp 1669862171
+transform 1 0 2016 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_3
+timestamp 1669862171
+transform 1 0 1120 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_4
+timestamp 1669862171
+transform 1 0 3136 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_5
+timestamp 1669862171
+transform 1 0 1568 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_6
+timestamp 1669862171
+transform 1 0 1120 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_7
+timestamp 1669862171
+transform 1 0 2688 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 2464 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_1
+timestamp 1669862171
+transform 1 0 3584 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_4
+timestamp 1669862171
+transform 1 0 0 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_5
+timestamp 1669862171
+transform 1 0 2464 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 224 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[1]
+timestamp 1669862171
+transform 1 0 224 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[2]
+timestamp 1669862171
+transform 1 0 224 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[3]
+timestamp 1669862171
+transform 1 0 224 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[4]
+timestamp 1669862171
+transform 1 0 1568 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[5]
+timestamp 1669862171
+transform 1 0 1568 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[6]
+timestamp 1669862171
+transform 1 0 1568 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[8]
+timestamp 1669862171
+transform 1 0 2688 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[9]
+timestamp 1669862171
+transform 1 0 2688 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[7]
+timestamp 1669862171
+transform 1 0 2688 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 672 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[1]
+timestamp 1669862171
+transform 1 0 672 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[2]
+timestamp 1669862171
+transform 1 0 672 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[3]
+timestamp 1669862171
+transform 1 0 672 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[4]
+timestamp 1669862171
+transform 1 0 2016 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[5]
+timestamp 1669862171
+transform 1 0 2016 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[6]
+timestamp 1669862171
+transform 1 0 2016 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[8]
+timestamp 1669862171
+transform 1 0 3136 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[9]
+timestamp 1669862171
+transform 1 0 3136 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[7]
+timestamp 1669862171
+transform 1 0 3136 0 1 1568
+box -86 -86 534 870
+<< labels >>
+flabel metal3 1773 -53 2379 750 0 FreeSans 1600 0 0 0 VDD
+port 11 nsew
+flabel metal3 66 55 672 858 0 FreeSans 1600 0 0 0 VSS
+port 12 nsew
+flabel metal2 700 -84 756 150 0 FreeSans 400 90 0 0 gpio_defaults[0]
+port 1 nsew
+flabel metal2 1036 -84 1092 150 0 FreeSans 400 90 0 0 gpio_defaults[1]
+port 5 nsew
+flabel metal2 1372 -84 1428 150 0 FreeSans 400 90 0 0 gpio_defaults[2]
+port 9 nsew
+flabel metal2 1708 -84 1764 150 0 FreeSans 400 90 0 0 gpio_defaults[3]
+port 8 nsew
+flabel metal2 2044 -84 2100 150 0 FreeSans 400 90 0 0 gpio_defaults[4]
+port 2 nsew
+flabel metal2 2380 -84 2436 150 0 FreeSans 400 90 0 0 gpio_defaults[5]
+port 6 nsew
+flabel metal2 2716 -84 2772 150 0 FreeSans 400 90 0 0 gpio_defaults[6]
+port 10 nsew
+flabel metal2 3052 -84 3108 150 0 FreeSans 400 90 0 0 gpio_defaults[7]
+port 4 nsew
+flabel metal2 3388 -84 3444 150 0 FreeSans 400 90 0 0 gpio_defaults[8]
+port 3 nsew
+flabel metal2 3724 -84 3780 150 0 FreeSans 400 90 0 0 gpio_defaults[9]
+port 7 nsew
+<< end >>
diff --git a/tapeout/outputs/mag/gpio_defaults_block_009.mag b/tapeout/outputs/mag/gpio_defaults_block_009.mag
new file mode 100644
index 0000000..aefbd62
--- /dev/null
+++ b/tapeout/outputs/mag/gpio_defaults_block_009.mag
@@ -0,0 +1,320 @@
+magic
+tech gf180mcuC
+magscale 1 10
+timestamp 1669928025
+<< metal1 >>
+rect 598 2766 673 3020
+rect 916 2806 991 3030
+rect 468 2694 673 2766
+rect 468 2675 540 2694
+rect 468 2010 540 2029
+rect 1812 2010 1884 2029
+rect 2932 2010 3004 2029
+rect 468 1938 673 2010
+rect 1812 1938 2017 2010
+rect 2932 1938 3137 2010
+rect 598 1684 673 1938
+rect 916 1674 991 1898
+rect 1942 1684 2017 1938
+rect 2260 1674 2335 1898
+rect 3062 1684 3137 1938
+rect 3380 1674 3455 1898
+rect 598 1198 673 1452
+rect 916 1238 991 1462
+rect 1942 1198 2017 1452
+rect 2260 1238 2335 1462
+rect 3062 1198 3137 1452
+rect 3380 1238 3455 1462
+rect 468 1126 673 1198
+rect 1812 1126 2017 1198
+rect 2932 1126 3137 1198
+rect 468 1107 540 1126
+rect 1812 1107 1884 1126
+rect 2932 1107 3004 1126
+rect 468 442 540 461
+rect 1812 442 1884 461
+rect 2932 442 3004 461
+rect 468 370 673 442
+rect 1812 370 2017 442
+rect 2932 370 3137 442
+rect 598 116 673 370
+rect 916 106 991 330
+rect 1942 116 2017 370
+rect 2260 106 2335 330
+rect 3062 116 3137 370
+rect 3380 106 3455 330
+<< via1 >>
+rect 83 3110 652 3170
+rect 1793 2330 2362 2390
+rect 83 1540 652 1600
+rect 1793 750 2362 810
+rect 92 -29 621 31
+rect 605 2827 665 2887
+rect 923 1817 983 1877
+rect 2267 1817 2327 1877
+rect 3387 1817 3447 1877
+rect 923 1259 983 1319
+rect 2267 1259 2327 1319
+rect 3387 1259 3447 1319
+rect 605 249 665 309
+rect 2267 249 2327 309
+rect 3387 249 3447 309
+<< metal2 >>
+rect 70 3170 666 3181
+rect 70 3110 83 3170
+rect 652 3110 666 3170
+rect 70 3098 666 3110
+rect 576 2825 1699 2889
+rect 585 1815 1428 1879
+rect 70 1600 666 1611
+rect 70 1540 83 1600
+rect 652 1540 666 1600
+rect 70 1528 666 1540
+rect 585 1257 1132 1321
+rect 572 247 1004 311
+rect 80 31 633 43
+rect 80 -29 92 31
+rect 621 -29 633 31
+rect 80 -40 633 -29
+rect 700 -84 756 247
+rect 1076 157 1132 1257
+rect 1036 97 1132 157
+rect 1036 -84 1092 97
+rect 1372 -84 1428 1815
+rect 1643 496 1699 2825
+rect 1780 2390 2376 2401
+rect 1780 2330 1793 2390
+rect 2362 2330 2376 2390
+rect 1780 2318 2376 2330
+rect 1929 1815 2772 1879
+rect 1929 1257 2496 1321
+rect 1780 810 2376 821
+rect 1780 750 1793 810
+rect 2362 750 2376 810
+rect 1780 738 2376 750
+rect 1643 440 1764 496
+rect 1708 -84 1764 440
+rect 1915 247 2348 311
+rect 2044 -84 2100 247
+rect 2440 174 2496 1257
+rect 2380 118 2496 174
+rect 2380 -84 2436 118
+rect 2716 -84 2772 1815
+rect 2921 1815 3468 1879
+rect 2921 177 2977 1815
+rect 3041 1257 3780 1321
+rect 3043 247 3462 311
+rect 2921 121 3108 177
+rect 3052 -84 3108 121
+rect 3388 -84 3444 247
+rect 3724 -84 3780 1257
+<< via2 >>
+rect 83 3110 652 3170
+rect 83 1540 652 1600
+rect 92 -29 621 31
+rect 1793 2330 2362 2390
+rect 1793 750 2362 810
+<< metal3 >>
+rect 66 3170 672 3192
+rect 66 3110 83 3170
+rect 652 3110 672 3170
+rect 66 1600 672 3110
+rect 66 1540 83 1600
+rect 652 1540 672 1600
+rect 66 31 672 1540
+rect 66 -29 92 31
+rect 621 -29 672 31
+rect 66 -53 672 -29
+rect 1773 2390 2379 3192
+rect 1773 2330 1793 2390
+rect 2362 2330 2379 2390
+rect 1773 810 2379 2330
+rect 1773 750 1793 810
+rect 2362 750 2379 810
+rect 1773 -53 2379 750
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 0 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_1
+timestamp 1669862171
+transform 1 0 2464 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_3
+timestamp 1669862171
+transform 1 0 0 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_4
+timestamp 1669862171
+transform 1 0 0 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_5
+timestamp 1669862171
+transform 1 0 2464 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_6
+timestamp 1669862171
+transform 1 0 3584 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 1120 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_1
+timestamp 1669862171
+transform 1 0 1120 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_2
+timestamp 1669862171
+transform 1 0 2016 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_3
+timestamp 1669862171
+transform 1 0 1120 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_4
+timestamp 1669862171
+transform 1 0 3136 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_5
+timestamp 1669862171
+transform 1 0 1568 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_6
+timestamp 1669862171
+transform 1 0 1120 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_7
+timestamp 1669862171
+transform 1 0 2688 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 2464 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_1
+timestamp 1669862171
+transform 1 0 3584 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_4
+timestamp 1669862171
+transform 1 0 0 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_5
+timestamp 1669862171
+transform 1 0 2464 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 224 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[1]
+timestamp 1669862171
+transform 1 0 224 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[2]
+timestamp 1669862171
+transform 1 0 224 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[3]
+timestamp 1669862171
+transform 1 0 224 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[4]
+timestamp 1669862171
+transform 1 0 1568 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[5]
+timestamp 1669862171
+transform 1 0 1568 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[6]
+timestamp 1669862171
+transform 1 0 1568 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[8]
+timestamp 1669862171
+transform 1 0 2688 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[9]
+timestamp 1669862171
+transform 1 0 2688 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[7]
+timestamp 1669862171
+transform 1 0 2688 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 672 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[1]
+timestamp 1669862171
+transform 1 0 672 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[2]
+timestamp 1669862171
+transform 1 0 672 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[3]
+timestamp 1669862171
+transform 1 0 672 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[4]
+timestamp 1669862171
+transform 1 0 2016 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[5]
+timestamp 1669862171
+transform 1 0 2016 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[6]
+timestamp 1669862171
+transform 1 0 2016 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[8]
+timestamp 1669862171
+transform 1 0 3136 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[9]
+timestamp 1669862171
+transform 1 0 3136 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[7]
+timestamp 1669862171
+transform 1 0 3136 0 1 1568
+box -86 -86 534 870
+<< labels >>
+flabel metal3 1773 -53 2379 750 0 FreeSans 1600 0 0 0 VDD
+port 11 nsew
+flabel metal3 66 55 672 858 0 FreeSans 1600 0 0 0 VSS
+port 12 nsew
+flabel metal2 700 -84 756 150 0 FreeSans 400 90 0 0 gpio_defaults[0]
+port 1 nsew
+flabel metal2 1036 -84 1092 150 0 FreeSans 400 90 0 0 gpio_defaults[1]
+port 5 nsew
+flabel metal2 1372 -84 1428 150 0 FreeSans 400 90 0 0 gpio_defaults[2]
+port 9 nsew
+flabel metal2 1708 -84 1764 150 0 FreeSans 400 90 0 0 gpio_defaults[3]
+port 8 nsew
+flabel metal2 2044 -84 2100 150 0 FreeSans 400 90 0 0 gpio_defaults[4]
+port 2 nsew
+flabel metal2 2380 -84 2436 150 0 FreeSans 400 90 0 0 gpio_defaults[5]
+port 6 nsew
+flabel metal2 2716 -84 2772 150 0 FreeSans 400 90 0 0 gpio_defaults[6]
+port 10 nsew
+flabel metal2 3052 -84 3108 150 0 FreeSans 400 90 0 0 gpio_defaults[7]
+port 4 nsew
+flabel metal2 3388 -84 3444 150 0 FreeSans 400 90 0 0 gpio_defaults[8]
+port 3 nsew
+flabel metal2 3724 -84 3780 150 0 FreeSans 400 90 0 0 gpio_defaults[9]
+port 7 nsew
+<< end >>
diff --git a/tapeout/outputs/mag/gpio_defaults_block_00a.mag b/tapeout/outputs/mag/gpio_defaults_block_00a.mag
new file mode 100644
index 0000000..f10a4f6
--- /dev/null
+++ b/tapeout/outputs/mag/gpio_defaults_block_00a.mag
@@ -0,0 +1,320 @@
+magic
+tech gf180mcuC
+magscale 1 10
+timestamp 1669928025
+<< metal1 >>
+rect 598 2766 673 3020
+rect 916 2806 991 3030
+rect 468 2694 673 2766
+rect 468 2675 540 2694
+rect 468 2010 540 2029
+rect 1812 2010 1884 2029
+rect 2932 2010 3004 2029
+rect 468 1938 673 2010
+rect 1812 1938 2017 2010
+rect 2932 1938 3137 2010
+rect 598 1684 673 1938
+rect 916 1674 991 1898
+rect 1942 1684 2017 1938
+rect 2260 1674 2335 1898
+rect 3062 1684 3137 1938
+rect 3380 1674 3455 1898
+rect 598 1198 673 1452
+rect 916 1238 991 1462
+rect 1942 1198 2017 1452
+rect 2260 1238 2335 1462
+rect 3062 1198 3137 1452
+rect 3380 1238 3455 1462
+rect 468 1126 673 1198
+rect 1812 1126 2017 1198
+rect 2932 1126 3137 1198
+rect 468 1107 540 1126
+rect 1812 1107 1884 1126
+rect 2932 1107 3004 1126
+rect 468 442 540 461
+rect 1812 442 1884 461
+rect 2932 442 3004 461
+rect 468 370 673 442
+rect 1812 370 2017 442
+rect 2932 370 3137 442
+rect 598 116 673 370
+rect 916 106 991 330
+rect 1942 116 2017 370
+rect 2260 106 2335 330
+rect 3062 116 3137 370
+rect 3380 106 3455 330
+<< via1 >>
+rect 83 3110 652 3170
+rect 1793 2330 2362 2390
+rect 83 1540 652 1600
+rect 1793 750 2362 810
+rect 92 -29 621 31
+rect 605 2827 665 2887
+rect 923 1817 983 1877
+rect 2267 1817 2327 1877
+rect 3387 1817 3447 1877
+rect 605 1259 665 1319
+rect 2267 1259 2327 1319
+rect 3387 1259 3447 1319
+rect 923 249 983 309
+rect 2267 249 2327 309
+rect 3387 249 3447 309
+<< metal2 >>
+rect 70 3170 666 3181
+rect 70 3110 83 3170
+rect 652 3110 666 3170
+rect 70 3098 666 3110
+rect 576 2825 1699 2889
+rect 585 1815 1428 1879
+rect 70 1600 666 1611
+rect 70 1540 83 1600
+rect 652 1540 666 1600
+rect 70 1528 666 1540
+rect 585 1257 1132 1321
+rect 572 247 1004 311
+rect 80 31 633 43
+rect 80 -29 92 31
+rect 621 -29 633 31
+rect 80 -40 633 -29
+rect 700 -84 756 247
+rect 1076 157 1132 1257
+rect 1036 97 1132 157
+rect 1036 -84 1092 97
+rect 1372 -84 1428 1815
+rect 1643 496 1699 2825
+rect 1780 2390 2376 2401
+rect 1780 2330 1793 2390
+rect 2362 2330 2376 2390
+rect 1780 2318 2376 2330
+rect 1929 1815 2772 1879
+rect 1929 1257 2496 1321
+rect 1780 810 2376 821
+rect 1780 750 1793 810
+rect 2362 750 2376 810
+rect 1780 738 2376 750
+rect 1643 440 1764 496
+rect 1708 -84 1764 440
+rect 1915 247 2348 311
+rect 2044 -84 2100 247
+rect 2440 174 2496 1257
+rect 2380 118 2496 174
+rect 2380 -84 2436 118
+rect 2716 -84 2772 1815
+rect 2921 1815 3468 1879
+rect 2921 177 2977 1815
+rect 3041 1257 3780 1321
+rect 3043 247 3462 311
+rect 2921 121 3108 177
+rect 3052 -84 3108 121
+rect 3388 -84 3444 247
+rect 3724 -84 3780 1257
+<< via2 >>
+rect 83 3110 652 3170
+rect 83 1540 652 1600
+rect 92 -29 621 31
+rect 1793 2330 2362 2390
+rect 1793 750 2362 810
+<< metal3 >>
+rect 66 3170 672 3192
+rect 66 3110 83 3170
+rect 652 3110 672 3170
+rect 66 1600 672 3110
+rect 66 1540 83 1600
+rect 652 1540 672 1600
+rect 66 31 672 1540
+rect 66 -29 92 31
+rect 621 -29 672 31
+rect 66 -53 672 -29
+rect 1773 2390 2379 3192
+rect 1773 2330 1793 2390
+rect 2362 2330 2379 2390
+rect 1773 810 2379 2330
+rect 1773 750 1793 810
+rect 2362 750 2379 810
+rect 1773 -53 2379 750
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 0 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_1
+timestamp 1669862171
+transform 1 0 2464 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_3
+timestamp 1669862171
+transform 1 0 0 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_4
+timestamp 1669862171
+transform 1 0 0 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_5
+timestamp 1669862171
+transform 1 0 2464 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_6
+timestamp 1669862171
+transform 1 0 3584 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 1120 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_1
+timestamp 1669862171
+transform 1 0 1120 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_2
+timestamp 1669862171
+transform 1 0 2016 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_3
+timestamp 1669862171
+transform 1 0 1120 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_4
+timestamp 1669862171
+transform 1 0 3136 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_5
+timestamp 1669862171
+transform 1 0 1568 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_6
+timestamp 1669862171
+transform 1 0 1120 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_7
+timestamp 1669862171
+transform 1 0 2688 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 2464 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_1
+timestamp 1669862171
+transform 1 0 3584 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_4
+timestamp 1669862171
+transform 1 0 0 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_5
+timestamp 1669862171
+transform 1 0 2464 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 224 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[1]
+timestamp 1669862171
+transform 1 0 224 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[2]
+timestamp 1669862171
+transform 1 0 224 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[3]
+timestamp 1669862171
+transform 1 0 224 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[4]
+timestamp 1669862171
+transform 1 0 1568 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[5]
+timestamp 1669862171
+transform 1 0 1568 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[6]
+timestamp 1669862171
+transform 1 0 1568 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[8]
+timestamp 1669862171
+transform 1 0 2688 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[9]
+timestamp 1669862171
+transform 1 0 2688 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[7]
+timestamp 1669862171
+transform 1 0 2688 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 672 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[1]
+timestamp 1669862171
+transform 1 0 672 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[2]
+timestamp 1669862171
+transform 1 0 672 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[3]
+timestamp 1669862171
+transform 1 0 672 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[4]
+timestamp 1669862171
+transform 1 0 2016 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[5]
+timestamp 1669862171
+transform 1 0 2016 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[6]
+timestamp 1669862171
+transform 1 0 2016 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[8]
+timestamp 1669862171
+transform 1 0 3136 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[9]
+timestamp 1669862171
+transform 1 0 3136 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[7]
+timestamp 1669862171
+transform 1 0 3136 0 1 1568
+box -86 -86 534 870
+<< labels >>
+flabel metal3 1773 -53 2379 750 0 FreeSans 1600 0 0 0 VDD
+port 11 nsew
+flabel metal3 66 55 672 858 0 FreeSans 1600 0 0 0 VSS
+port 12 nsew
+flabel metal2 700 -84 756 150 0 FreeSans 400 90 0 0 gpio_defaults[0]
+port 1 nsew
+flabel metal2 1036 -84 1092 150 0 FreeSans 400 90 0 0 gpio_defaults[1]
+port 5 nsew
+flabel metal2 1372 -84 1428 150 0 FreeSans 400 90 0 0 gpio_defaults[2]
+port 9 nsew
+flabel metal2 1708 -84 1764 150 0 FreeSans 400 90 0 0 gpio_defaults[3]
+port 8 nsew
+flabel metal2 2044 -84 2100 150 0 FreeSans 400 90 0 0 gpio_defaults[4]
+port 2 nsew
+flabel metal2 2380 -84 2436 150 0 FreeSans 400 90 0 0 gpio_defaults[5]
+port 6 nsew
+flabel metal2 2716 -84 2772 150 0 FreeSans 400 90 0 0 gpio_defaults[6]
+port 10 nsew
+flabel metal2 3052 -84 3108 150 0 FreeSans 400 90 0 0 gpio_defaults[7]
+port 4 nsew
+flabel metal2 3388 -84 3444 150 0 FreeSans 400 90 0 0 gpio_defaults[8]
+port 3 nsew
+flabel metal2 3724 -84 3780 150 0 FreeSans 400 90 0 0 gpio_defaults[9]
+port 7 nsew
+<< end >>
diff --git a/tapeout/outputs/mag/gpio_defaults_block_046.mag b/tapeout/outputs/mag/gpio_defaults_block_046.mag
new file mode 100644
index 0000000..512e310
--- /dev/null
+++ b/tapeout/outputs/mag/gpio_defaults_block_046.mag
@@ -0,0 +1,320 @@
+magic
+tech gf180mcuC
+magscale 1 10
+timestamp 1669928025
+<< metal1 >>
+rect 598 2766 673 3020
+rect 916 2806 991 3030
+rect 468 2694 673 2766
+rect 468 2675 540 2694
+rect 468 2010 540 2029
+rect 1812 2010 1884 2029
+rect 2932 2010 3004 2029
+rect 468 1938 673 2010
+rect 1812 1938 2017 2010
+rect 2932 1938 3137 2010
+rect 598 1684 673 1938
+rect 916 1674 991 1898
+rect 1942 1684 2017 1938
+rect 2260 1674 2335 1898
+rect 3062 1684 3137 1938
+rect 3380 1674 3455 1898
+rect 598 1198 673 1452
+rect 916 1238 991 1462
+rect 1942 1198 2017 1452
+rect 2260 1238 2335 1462
+rect 3062 1198 3137 1452
+rect 3380 1238 3455 1462
+rect 468 1126 673 1198
+rect 1812 1126 2017 1198
+rect 2932 1126 3137 1198
+rect 468 1107 540 1126
+rect 1812 1107 1884 1126
+rect 2932 1107 3004 1126
+rect 468 442 540 461
+rect 1812 442 1884 461
+rect 2932 442 3004 461
+rect 468 370 673 442
+rect 1812 370 2017 442
+rect 2932 370 3137 442
+rect 598 116 673 370
+rect 916 106 991 330
+rect 1942 116 2017 370
+rect 2260 106 2335 330
+rect 3062 116 3137 370
+rect 3380 106 3455 330
+<< via1 >>
+rect 83 3110 652 3170
+rect 1793 2330 2362 2390
+rect 83 1540 652 1600
+rect 1793 750 2362 810
+rect 92 -29 621 31
+rect 923 2827 983 2887
+rect 605 1817 665 1877
+rect 1949 1817 2009 1877
+rect 3387 1817 3447 1877
+rect 605 1259 665 1319
+rect 2267 1259 2327 1319
+rect 3387 1259 3447 1319
+rect 923 249 983 309
+rect 2267 249 2327 309
+rect 3387 249 3447 309
+<< metal2 >>
+rect 70 3170 666 3181
+rect 70 3110 83 3170
+rect 652 3110 666 3170
+rect 70 3098 666 3110
+rect 576 2825 1699 2889
+rect 585 1815 1428 1879
+rect 70 1600 666 1611
+rect 70 1540 83 1600
+rect 652 1540 666 1600
+rect 70 1528 666 1540
+rect 585 1257 1132 1321
+rect 572 247 1004 311
+rect 80 31 633 43
+rect 80 -29 92 31
+rect 621 -29 633 31
+rect 80 -40 633 -29
+rect 700 -84 756 247
+rect 1076 157 1132 1257
+rect 1036 97 1132 157
+rect 1036 -84 1092 97
+rect 1372 -84 1428 1815
+rect 1643 496 1699 2825
+rect 1780 2390 2376 2401
+rect 1780 2330 1793 2390
+rect 2362 2330 2376 2390
+rect 1780 2318 2376 2330
+rect 1929 1815 2772 1879
+rect 1929 1257 2496 1321
+rect 1780 810 2376 821
+rect 1780 750 1793 810
+rect 2362 750 2376 810
+rect 1780 738 2376 750
+rect 1643 440 1764 496
+rect 1708 -84 1764 440
+rect 1915 247 2348 311
+rect 2044 -84 2100 247
+rect 2440 174 2496 1257
+rect 2380 118 2496 174
+rect 2380 -84 2436 118
+rect 2716 -84 2772 1815
+rect 2921 1815 3468 1879
+rect 2921 177 2977 1815
+rect 3041 1257 3780 1321
+rect 3043 247 3462 311
+rect 2921 121 3108 177
+rect 3052 -84 3108 121
+rect 3388 -84 3444 247
+rect 3724 -84 3780 1257
+<< via2 >>
+rect 83 3110 652 3170
+rect 83 1540 652 1600
+rect 92 -29 621 31
+rect 1793 2330 2362 2390
+rect 1793 750 2362 810
+<< metal3 >>
+rect 66 3170 672 3192
+rect 66 3110 83 3170
+rect 652 3110 672 3170
+rect 66 1600 672 3110
+rect 66 1540 83 1600
+rect 652 1540 672 1600
+rect 66 31 672 1540
+rect 66 -29 92 31
+rect 621 -29 672 31
+rect 66 -53 672 -29
+rect 1773 2390 2379 3192
+rect 1773 2330 1793 2390
+rect 2362 2330 2379 2390
+rect 1773 810 2379 2330
+rect 1773 750 1793 810
+rect 2362 750 2379 810
+rect 1773 -53 2379 750
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 0 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_1
+timestamp 1669862171
+transform 1 0 2464 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_3
+timestamp 1669862171
+transform 1 0 0 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_4
+timestamp 1669862171
+transform 1 0 0 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_5
+timestamp 1669862171
+transform 1 0 2464 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_6
+timestamp 1669862171
+transform 1 0 3584 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 1120 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_1
+timestamp 1669862171
+transform 1 0 1120 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_2
+timestamp 1669862171
+transform 1 0 2016 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_3
+timestamp 1669862171
+transform 1 0 1120 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_4
+timestamp 1669862171
+transform 1 0 3136 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_5
+timestamp 1669862171
+transform 1 0 1568 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_6
+timestamp 1669862171
+transform 1 0 1120 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_7
+timestamp 1669862171
+transform 1 0 2688 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 2464 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_1
+timestamp 1669862171
+transform 1 0 3584 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_4
+timestamp 1669862171
+transform 1 0 0 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_5
+timestamp 1669862171
+transform 1 0 2464 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 224 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[1]
+timestamp 1669862171
+transform 1 0 224 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[2]
+timestamp 1669862171
+transform 1 0 224 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[3]
+timestamp 1669862171
+transform 1 0 224 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[4]
+timestamp 1669862171
+transform 1 0 1568 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[5]
+timestamp 1669862171
+transform 1 0 1568 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[6]
+timestamp 1669862171
+transform 1 0 1568 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[8]
+timestamp 1669862171
+transform 1 0 2688 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[9]
+timestamp 1669862171
+transform 1 0 2688 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[7]
+timestamp 1669862171
+transform 1 0 2688 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 672 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[1]
+timestamp 1669862171
+transform 1 0 672 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[2]
+timestamp 1669862171
+transform 1 0 672 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[3]
+timestamp 1669862171
+transform 1 0 672 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[4]
+timestamp 1669862171
+transform 1 0 2016 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[5]
+timestamp 1669862171
+transform 1 0 2016 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[6]
+timestamp 1669862171
+transform 1 0 2016 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[8]
+timestamp 1669862171
+transform 1 0 3136 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[9]
+timestamp 1669862171
+transform 1 0 3136 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[7]
+timestamp 1669862171
+transform 1 0 3136 0 1 1568
+box -86 -86 534 870
+<< labels >>
+flabel metal3 1773 -53 2379 750 0 FreeSans 1600 0 0 0 VDD
+port 11 nsew
+flabel metal3 66 55 672 858 0 FreeSans 1600 0 0 0 VSS
+port 12 nsew
+flabel metal2 700 -84 756 150 0 FreeSans 400 90 0 0 gpio_defaults[0]
+port 1 nsew
+flabel metal2 1036 -84 1092 150 0 FreeSans 400 90 0 0 gpio_defaults[1]
+port 5 nsew
+flabel metal2 1372 -84 1428 150 0 FreeSans 400 90 0 0 gpio_defaults[2]
+port 9 nsew
+flabel metal2 1708 -84 1764 150 0 FreeSans 400 90 0 0 gpio_defaults[3]
+port 8 nsew
+flabel metal2 2044 -84 2100 150 0 FreeSans 400 90 0 0 gpio_defaults[4]
+port 2 nsew
+flabel metal2 2380 -84 2436 150 0 FreeSans 400 90 0 0 gpio_defaults[5]
+port 6 nsew
+flabel metal2 2716 -84 2772 150 0 FreeSans 400 90 0 0 gpio_defaults[6]
+port 10 nsew
+flabel metal2 3052 -84 3108 150 0 FreeSans 400 90 0 0 gpio_defaults[7]
+port 4 nsew
+flabel metal2 3388 -84 3444 150 0 FreeSans 400 90 0 0 gpio_defaults[8]
+port 3 nsew
+flabel metal2 3724 -84 3780 150 0 FreeSans 400 90 0 0 gpio_defaults[9]
+port 7 nsew
+<< end >>
diff --git a/tapeout/outputs/mag/gpio_defaults_block_087.mag b/tapeout/outputs/mag/gpio_defaults_block_087.mag
new file mode 100644
index 0000000..1771fff
--- /dev/null
+++ b/tapeout/outputs/mag/gpio_defaults_block_087.mag
@@ -0,0 +1,320 @@
+magic
+tech gf180mcuC
+magscale 1 10
+timestamp 1669928025
+<< metal1 >>
+rect 598 2766 673 3020
+rect 916 2806 991 3030
+rect 468 2694 673 2766
+rect 468 2675 540 2694
+rect 468 2010 540 2029
+rect 1812 2010 1884 2029
+rect 2932 2010 3004 2029
+rect 468 1938 673 2010
+rect 1812 1938 2017 2010
+rect 2932 1938 3137 2010
+rect 598 1684 673 1938
+rect 916 1674 991 1898
+rect 1942 1684 2017 1938
+rect 2260 1674 2335 1898
+rect 3062 1684 3137 1938
+rect 3380 1674 3455 1898
+rect 598 1198 673 1452
+rect 916 1238 991 1462
+rect 1942 1198 2017 1452
+rect 2260 1238 2335 1462
+rect 3062 1198 3137 1452
+rect 3380 1238 3455 1462
+rect 468 1126 673 1198
+rect 1812 1126 2017 1198
+rect 2932 1126 3137 1198
+rect 468 1107 540 1126
+rect 1812 1107 1884 1126
+rect 2932 1107 3004 1126
+rect 468 442 540 461
+rect 1812 442 1884 461
+rect 2932 442 3004 461
+rect 468 370 673 442
+rect 1812 370 2017 442
+rect 2932 370 3137 442
+rect 598 116 673 370
+rect 916 106 991 330
+rect 1942 116 2017 370
+rect 2260 106 2335 330
+rect 3062 116 3137 370
+rect 3380 106 3455 330
+<< via1 >>
+rect 83 3110 652 3170
+rect 1793 2330 2362 2390
+rect 83 1540 652 1600
+rect 1793 750 2362 810
+rect 92 -29 621 31
+rect 923 2827 983 2887
+rect 605 1817 665 1877
+rect 2267 1817 2327 1877
+rect 3069 1817 3129 1877
+rect 605 1259 665 1319
+rect 2267 1259 2327 1319
+rect 3387 1259 3447 1319
+rect 605 249 665 309
+rect 2267 249 2327 309
+rect 3387 249 3447 309
+<< metal2 >>
+rect 70 3170 666 3181
+rect 70 3110 83 3170
+rect 652 3110 666 3170
+rect 70 3098 666 3110
+rect 576 2825 1699 2889
+rect 585 1815 1428 1879
+rect 70 1600 666 1611
+rect 70 1540 83 1600
+rect 652 1540 666 1600
+rect 70 1528 666 1540
+rect 585 1257 1132 1321
+rect 572 247 1004 311
+rect 80 31 633 43
+rect 80 -29 92 31
+rect 621 -29 633 31
+rect 80 -40 633 -29
+rect 700 -84 756 247
+rect 1076 157 1132 1257
+rect 1036 97 1132 157
+rect 1036 -84 1092 97
+rect 1372 -84 1428 1815
+rect 1643 496 1699 2825
+rect 1780 2390 2376 2401
+rect 1780 2330 1793 2390
+rect 2362 2330 2376 2390
+rect 1780 2318 2376 2330
+rect 1929 1815 2772 1879
+rect 1929 1257 2496 1321
+rect 1780 810 2376 821
+rect 1780 750 1793 810
+rect 2362 750 2376 810
+rect 1780 738 2376 750
+rect 1643 440 1764 496
+rect 1708 -84 1764 440
+rect 1915 247 2348 311
+rect 2044 -84 2100 247
+rect 2440 174 2496 1257
+rect 2380 118 2496 174
+rect 2380 -84 2436 118
+rect 2716 -84 2772 1815
+rect 2921 1815 3468 1879
+rect 2921 177 2977 1815
+rect 3041 1257 3780 1321
+rect 3043 247 3462 311
+rect 2921 121 3108 177
+rect 3052 -84 3108 121
+rect 3388 -84 3444 247
+rect 3724 -84 3780 1257
+<< via2 >>
+rect 83 3110 652 3170
+rect 83 1540 652 1600
+rect 92 -29 621 31
+rect 1793 2330 2362 2390
+rect 1793 750 2362 810
+<< metal3 >>
+rect 66 3170 672 3192
+rect 66 3110 83 3170
+rect 652 3110 672 3170
+rect 66 1600 672 3110
+rect 66 1540 83 1600
+rect 652 1540 672 1600
+rect 66 31 672 1540
+rect 66 -29 92 31
+rect 621 -29 672 31
+rect 66 -53 672 -29
+rect 1773 2390 2379 3192
+rect 1773 2330 1793 2390
+rect 2362 2330 2379 2390
+rect 1773 810 2379 2330
+rect 1773 750 1793 810
+rect 2362 750 2379 810
+rect 1773 -53 2379 750
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 0 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_1
+timestamp 1669862171
+transform 1 0 2464 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_3
+timestamp 1669862171
+transform 1 0 0 0 -1 3136
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_4
+timestamp 1669862171
+transform 1 0 0 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_5
+timestamp 1669862171
+transform 1 0 2464 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_6
+timestamp 1669862171
+transform 1 0 3584 0 1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 1120 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_1
+timestamp 1669862171
+transform 1 0 1120 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_2
+timestamp 1669862171
+transform 1 0 2016 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_3
+timestamp 1669862171
+transform 1 0 1120 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_4
+timestamp 1669862171
+transform 1 0 3136 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_5
+timestamp 1669862171
+transform 1 0 1568 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_6
+timestamp 1669862171
+transform 1 0 1120 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_7
+timestamp 1669862171
+transform 1 0 2688 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 2464 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_1
+timestamp 1669862171
+transform 1 0 3584 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_2
+timestamp 1669862171
+transform 1 0 3584 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_4
+timestamp 1669862171
+transform 1 0 0 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_5
+timestamp 1669862171
+transform 1 0 2464 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 224 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[1]
+timestamp 1669862171
+transform 1 0 224 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[2]
+timestamp 1669862171
+transform 1 0 224 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[3]
+timestamp 1669862171
+transform 1 0 224 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[4]
+timestamp 1669862171
+transform 1 0 1568 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[5]
+timestamp 1669862171
+transform 1 0 1568 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[6]
+timestamp 1669862171
+transform 1 0 1568 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[8]
+timestamp 1669862171
+transform 1 0 2688 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[9]
+timestamp 1669862171
+transform 1 0 2688 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh gpio_default_value_one[7]
+timestamp 1669862171
+transform 1 0 2688 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 672 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[1]
+timestamp 1669862171
+transform 1 0 672 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[2]
+timestamp 1669862171
+transform 1 0 672 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[3]
+timestamp 1669862171
+transform 1 0 672 0 -1 3136
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[4]
+timestamp 1669862171
+transform 1 0 2016 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[5]
+timestamp 1669862171
+transform 1 0 2016 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[6]
+timestamp 1669862171
+transform 1 0 2016 0 1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[8]
+timestamp 1669862171
+transform 1 0 3136 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[9]
+timestamp 1669862171
+transform 1 0 3136 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel gpio_default_value_zero[7]
+timestamp 1669862171
+transform 1 0 3136 0 1 1568
+box -86 -86 534 870
+<< labels >>
+flabel metal3 1773 -53 2379 750 0 FreeSans 1600 0 0 0 VDD
+port 11 nsew
+flabel metal3 66 55 672 858 0 FreeSans 1600 0 0 0 VSS
+port 12 nsew
+flabel metal2 700 -84 756 150 0 FreeSans 400 90 0 0 gpio_defaults[0]
+port 1 nsew
+flabel metal2 1036 -84 1092 150 0 FreeSans 400 90 0 0 gpio_defaults[1]
+port 5 nsew
+flabel metal2 1372 -84 1428 150 0 FreeSans 400 90 0 0 gpio_defaults[2]
+port 9 nsew
+flabel metal2 1708 -84 1764 150 0 FreeSans 400 90 0 0 gpio_defaults[3]
+port 8 nsew
+flabel metal2 2044 -84 2100 150 0 FreeSans 400 90 0 0 gpio_defaults[4]
+port 2 nsew
+flabel metal2 2380 -84 2436 150 0 FreeSans 400 90 0 0 gpio_defaults[5]
+port 6 nsew
+flabel metal2 2716 -84 2772 150 0 FreeSans 400 90 0 0 gpio_defaults[6]
+port 10 nsew
+flabel metal2 3052 -84 3108 150 0 FreeSans 400 90 0 0 gpio_defaults[7]
+port 4 nsew
+flabel metal2 3388 -84 3444 150 0 FreeSans 400 90 0 0 gpio_defaults[8]
+port 3 nsew
+flabel metal2 3724 -84 3780 150 0 FreeSans 400 90 0 0 gpio_defaults[9]
+port 7 nsew
+<< end >>
diff --git a/tapeout/outputs/mag/user_id_prog_zero.mag b/tapeout/outputs/mag/user_id_prog_zero.mag
new file mode 100644
index 0000000..31a4c08
--- /dev/null
+++ b/tapeout/outputs/mag/user_id_prog_zero.mag
@@ -0,0 +1,928 @@
+magic
+tech gf180mcuC
+magscale 1 10
+timestamp 1669928529
+<< metal1 >>
+rect 1494 1198 1569 1452
+rect 1812 1238 1887 1462
+rect 2838 1198 2913 1452
+rect 3156 1238 3231 1462
+rect 3958 1198 4033 1452
+rect 4276 1238 4351 1462
+rect 5302 1198 5377 1452
+rect 5620 1238 5695 1462
+rect 6422 1198 6497 1452
+rect 6740 1238 6815 1462
+rect 7766 1198 7841 1452
+rect 8084 1238 8159 1462
+rect 8886 1198 8961 1452
+rect 9204 1238 9279 1462
+rect 10230 1198 10305 1452
+rect 10548 1238 10623 1462
+rect 11350 1198 11425 1452
+rect 11668 1238 11743 1462
+rect 12694 1198 12769 1452
+rect 13012 1238 13087 1462
+rect 13814 1198 13889 1452
+rect 14132 1238 14207 1462
+rect 15158 1198 15233 1452
+rect 15476 1238 15551 1462
+rect 16278 1198 16353 1452
+rect 16596 1238 16671 1462
+rect 17622 1198 17697 1452
+rect 17940 1238 18015 1462
+rect 18742 1198 18817 1452
+rect 19060 1238 19135 1462
+rect 20086 1198 20161 1452
+rect 20404 1238 20479 1462
+rect 1364 1126 1569 1198
+rect 2708 1126 2913 1198
+rect 3828 1126 4033 1198
+rect 5172 1126 5377 1198
+rect 6292 1126 6497 1198
+rect 7636 1126 7841 1198
+rect 8756 1126 8961 1198
+rect 10100 1126 10305 1198
+rect 11220 1126 11425 1198
+rect 12564 1126 12769 1198
+rect 13684 1126 13889 1198
+rect 15028 1126 15233 1198
+rect 16148 1126 16353 1198
+rect 17492 1126 17697 1198
+rect 18612 1126 18817 1198
+rect 19956 1126 20161 1198
+rect 1364 1107 1436 1126
+rect 2708 1107 2780 1126
+rect 3828 1107 3900 1126
+rect 5172 1107 5244 1126
+rect 6292 1107 6364 1126
+rect 7636 1107 7708 1126
+rect 8756 1107 8828 1126
+rect 10100 1107 10172 1126
+rect 11220 1107 11292 1126
+rect 12564 1107 12636 1126
+rect 13684 1107 13756 1126
+rect 15028 1107 15100 1126
+rect 16148 1107 16220 1126
+rect 17492 1107 17564 1126
+rect 18612 1107 18684 1126
+rect 19956 1107 20028 1126
+rect 1364 442 1436 461
+rect 2708 442 2780 461
+rect 3828 442 3900 461
+rect 5172 442 5244 461
+rect 6292 442 6364 461
+rect 7636 442 7708 461
+rect 8756 442 8828 461
+rect 10100 442 10172 461
+rect 11220 442 11292 461
+rect 12564 442 12636 461
+rect 13684 442 13756 461
+rect 15028 442 15100 461
+rect 16148 442 16220 461
+rect 16718 449 16778 461
+rect 1364 370 1569 442
+rect 2708 370 2913 442
+rect 3828 370 4033 442
+rect 5172 370 5377 442
+rect 6292 370 6497 442
+rect 7636 370 7841 442
+rect 8756 370 8961 442
+rect 10100 370 10305 442
+rect 11220 370 11425 442
+rect 12564 370 12769 442
+rect 13684 370 13889 442
+rect 15028 370 15233 442
+rect 16148 370 16353 442
+rect 16718 377 16778 389
+rect 17492 442 17564 461
+rect 18075 444 18135 456
+rect 1494 116 1569 370
+rect 1812 106 1887 330
+rect 2838 116 2913 370
+rect 3156 106 3231 330
+rect 3958 116 4033 370
+rect 4276 106 4351 330
+rect 5302 116 5377 370
+rect 5620 106 5695 330
+rect 6422 116 6497 370
+rect 6740 106 6815 330
+rect 7766 116 7841 370
+rect 8084 106 8159 330
+rect 8886 116 8961 370
+rect 9204 106 9279 330
+rect 10230 116 10305 370
+rect 10548 106 10623 330
+rect 11350 116 11425 370
+rect 11668 106 11743 330
+rect 12694 116 12769 370
+rect 13012 106 13087 330
+rect 13814 116 13889 370
+rect 14132 106 14207 330
+rect 15158 116 15233 370
+rect 15476 106 15551 330
+rect 16278 116 16353 370
+rect 16596 106 16671 330
+rect 16722 201 16775 377
+rect 17492 370 17697 442
+rect 18075 372 18135 384
+rect 18612 442 18684 461
+rect 19190 449 19250 461
+rect 16718 189 16778 201
+rect 16718 117 16778 129
+rect 17622 116 17697 370
+rect 17940 106 18015 330
+rect 18079 196 18132 372
+rect 18612 370 18817 442
+rect 19190 377 19250 389
+rect 19956 442 20028 461
+rect 20531 444 20591 456
+rect 18075 184 18135 196
+rect 18075 112 18135 124
+rect 18742 116 18817 370
+rect 19060 106 19135 330
+rect 19194 201 19247 377
+rect 19956 370 20161 442
+rect 20531 372 20591 384
+rect 19190 189 19250 201
+rect 19190 117 19250 129
+rect 20086 116 20161 370
+rect 20404 106 20479 330
+rect 20536 196 20589 372
+rect 20531 184 20591 196
+rect 20531 112 20591 124
+rect 1716 57 2009 60
+rect 2004 -57 2009 57
+rect 1716 -60 2009 -57
+<< via1 >>
+rect 1714 1510 2007 1624
+rect 10714 1510 11007 1624
+rect 19714 1510 20007 1624
+rect 1818 1258 1878 1318
+rect 3162 1258 3222 1318
+rect 4282 1258 4342 1318
+rect 5626 1258 5686 1318
+rect 6746 1258 6806 1318
+rect 8090 1258 8150 1318
+rect 9210 1258 9270 1318
+rect 10554 1258 10614 1318
+rect 11674 1258 11734 1318
+rect 13018 1258 13078 1318
+rect 14138 1258 14198 1318
+rect 15482 1258 15542 1318
+rect 16602 1258 16662 1318
+rect 17946 1258 18006 1318
+rect 19066 1258 19126 1318
+rect 20410 1258 20470 1318
+rect 6216 724 6506 844
+rect 15216 724 15506 844
+rect 16718 389 16778 449
+rect 1818 250 1878 310
+rect 3162 250 3222 310
+rect 4282 250 4342 310
+rect 5626 250 5686 310
+rect 6746 250 6806 310
+rect 8090 250 8150 310
+rect 9210 250 9270 310
+rect 10554 250 10614 310
+rect 11674 250 11734 310
+rect 13018 250 13078 310
+rect 14138 250 14198 310
+rect 15482 250 15542 310
+rect 16602 250 16662 310
+rect 18075 384 18135 444
+rect 16718 129 16778 189
+rect 17946 250 18006 310
+rect 19190 389 19250 449
+rect 18075 124 18135 184
+rect 19066 250 19126 310
+rect 20531 384 20591 444
+rect 19190 129 19250 189
+rect 20410 250 20470 310
+rect 20531 124 20591 184
+rect 1716 -57 2004 57
+rect 10716 -57 11004 57
+rect 19716 -57 20004 57
+<< metal2 >>
+rect 1701 1714 2021 1725
+rect 1701 1507 1714 1714
+rect 1703 1414 1714 1507
+rect 2007 1414 2021 1714
+rect 10703 1714 11021 1725
+rect 10703 1628 10714 1714
+rect 10701 1507 10714 1628
+rect 1703 1405 2021 1414
+rect 10703 1414 10714 1507
+rect 11007 1414 11021 1714
+rect 19703 1714 20021 1725
+rect 19703 1628 19714 1714
+rect 19701 1507 19714 1628
+rect 10703 1405 11021 1414
+rect 19703 1414 19714 1507
+rect 20007 1414 20021 1714
+rect 19703 1405 20021 1414
+rect 1058 1256 1900 1320
+rect 2345 1256 3244 1320
+rect 3320 1256 4364 1320
+rect 4747 1256 5708 1320
+rect 6074 1256 6828 1320
+rect 6972 1256 8172 1320
+rect 8428 1256 9294 1320
+rect 9772 1256 10634 1320
+rect 11228 1256 11754 1320
+rect 12572 1256 13098 1320
+rect 13632 1256 14218 1320
+rect 14985 1256 15560 1320
+rect 16264 1256 16778 1320
+rect 17609 1256 18133 1320
+rect 18730 1256 19248 1320
+rect 20073 1256 20589 1320
+rect 1058 488 1114 1256
+rect 28 432 1114 488
+rect 28 -420 84 432
+rect 700 248 1900 312
+rect 700 -420 756 248
+rect 2345 178 2401 1256
+rect 1484 122 2401 178
+rect 2549 248 3244 312
+rect 1484 -420 1540 122
+rect 1703 57 2020 60
+rect 1703 -57 1716 57
+rect 2004 -57 2020 57
+rect 2549 38 2605 248
+rect 3320 48 3376 1256
+rect 3478 248 4364 312
+rect 1703 -144 1726 -57
+rect 2000 -144 2020 -57
+rect 1703 -163 2020 -144
+rect 2156 -18 2605 38
+rect 2828 -8 3376 48
+rect 2156 -420 2212 -18
+rect 2828 -420 2884 -8
+rect 3500 -420 3556 248
+rect 4747 134 4803 1256
+rect 4934 248 5708 312
+rect 4172 78 4803 134
+rect 4172 -420 4228 78
+rect 4956 -420 5012 248
+rect 6074 89 6130 1256
+rect 6203 942 6520 957
+rect 6203 652 6216 942
+rect 6506 652 6520 942
+rect 6203 637 6520 652
+rect 5628 33 6130 89
+rect 6300 248 6828 312
+rect 5628 -420 5684 33
+rect 6300 -420 6356 248
+rect 6972 -420 7028 1256
+rect 7756 248 8172 312
+rect 7756 -420 7812 248
+rect 8428 -420 8484 1256
+rect 8873 248 9300 312
+rect 9100 -420 9156 248
+rect 9772 -420 9828 1256
+rect 11228 606 11284 1256
+rect 12572 632 12628 1256
+rect 11223 545 11284 606
+rect 12567 572 12628 632
+rect 10217 248 10635 312
+rect 10444 -420 10500 248
+rect 11223 79 11279 545
+rect 11337 248 11956 312
+rect 10703 57 11020 60
+rect 10703 -57 10716 57
+rect 11004 -57 11020 57
+rect 11223 23 11284 79
+rect 10703 -144 10726 -57
+rect 11000 -144 11020 -57
+rect 10703 -163 11020 -144
+rect 11228 -420 11284 23
+rect 11900 -420 11956 248
+rect 12567 15 12623 572
+rect 12681 248 13300 312
+rect 12567 -42 12628 15
+rect 12572 -420 12628 -42
+rect 13244 -420 13300 248
+rect 13632 39 13688 1256
+rect 13801 248 14756 312
+rect 13632 -17 14084 39
+rect 14028 -420 14084 -17
+rect 14700 -420 14756 248
+rect 14985 121 15041 1256
+rect 15203 942 15520 957
+rect 15203 652 15216 942
+rect 15506 652 15520 942
+rect 15203 637 15520 652
+rect 16722 451 16778 1256
+rect 16704 449 16797 451
+rect 16704 389 16718 449
+rect 16778 389 16797 449
+rect 18077 446 18133 1256
+rect 19192 451 19248 1256
+rect 19178 449 19262 451
+rect 16704 387 16797 389
+rect 18063 444 18147 446
+rect 18063 384 18075 444
+rect 18135 384 18147 444
+rect 19178 389 19190 449
+rect 19250 389 19262 449
+rect 20533 446 20589 1256
+rect 19178 386 19262 389
+rect 20519 444 20603 446
+rect 18063 382 18147 384
+rect 20519 384 20531 444
+rect 20591 384 20603 444
+rect 20519 382 20603 384
+rect 15145 248 16100 312
+rect 16265 248 17551 312
+rect 17609 248 18407 312
+rect 18727 248 19799 312
+rect 20073 248 21700 312
+rect 14985 65 15428 121
+rect 15372 -420 15428 65
+rect 16044 -420 16100 248
+rect 16695 189 16797 191
+rect 16695 129 16718 189
+rect 16778 129 16797 189
+rect 16716 127 16797 129
+rect 16716 -420 16772 127
+rect 17495 -8 17551 248
+rect 18063 184 18228 186
+rect 18063 124 18075 184
+rect 18135 124 18228 184
+rect 18063 122 18228 124
+rect 17495 -103 17556 -8
+rect 17500 -420 17556 -103
+rect 18172 -420 18228 122
+rect 18351 143 18407 248
+rect 19178 189 19572 191
+rect 18351 87 18900 143
+rect 19178 129 19190 189
+rect 19250 135 19572 189
+rect 19250 129 19262 135
+rect 19178 126 19262 129
+rect 18844 -420 18900 87
+rect 19516 -420 19572 135
+rect 19743 179 19799 248
+rect 20519 184 20603 186
+rect 19743 123 20356 179
+rect 19703 57 20020 60
+rect 19703 -57 19716 57
+rect 20004 -57 20020 57
+rect 19703 -144 19726 -57
+rect 20000 -144 20020 -57
+rect 19703 -163 20020 -144
+rect 20300 -420 20356 123
+rect 20519 124 20531 184
+rect 20591 181 20603 184
+rect 20591 125 21028 181
+rect 20591 124 20603 125
+rect 20519 122 20603 124
+rect 20972 -420 21028 125
+rect 21644 -420 21700 248
+<< via2 >>
+rect 1714 1624 2007 1714
+rect 1714 1510 2007 1624
+rect 1714 1414 2007 1510
+rect 10714 1624 11007 1714
+rect 10714 1510 11007 1624
+rect 10714 1414 11007 1510
+rect 19714 1624 20007 1714
+rect 19714 1510 20007 1624
+rect 19714 1414 20007 1510
+rect 1726 -57 2000 51
+rect 1726 -144 2000 -57
+rect 6216 844 6506 942
+rect 6216 724 6506 844
+rect 6216 652 6506 724
+rect 10726 -57 11000 51
+rect 10726 -144 11000 -57
+rect 15216 844 15506 942
+rect 15216 724 15506 844
+rect 15216 652 15506 724
+rect 19726 -57 20000 51
+rect 19726 -144 20000 -57
+<< metal3 >>
+rect 1697 1714 2027 1732
+rect 1697 1414 1714 1714
+rect 2007 1414 2027 1714
+rect 1697 51 2027 1414
+rect 1697 -144 1726 51
+rect 2000 -144 2027 51
+rect 1697 -168 2027 -144
+rect 6197 942 6527 1732
+rect 6197 652 6216 942
+rect 6506 652 6527 942
+rect 6197 -168 6527 652
+rect 10697 1714 11027 1732
+rect 10697 1414 10714 1714
+rect 11007 1414 11027 1714
+rect 10697 51 11027 1414
+rect 10697 -144 10726 51
+rect 11000 -144 11027 51
+rect 10697 -168 11027 -144
+rect 15197 942 15527 1732
+rect 15197 652 15216 942
+rect 15506 652 15527 942
+rect 15197 -168 15527 652
+rect 19697 1714 20027 1732
+rect 19697 1414 19714 1714
+rect 20007 1414 20027 1714
+rect 19697 51 20027 1414
+rect 19697 -144 19726 51
+rect 20000 -144 20027 51
+rect 19697 -168 20027 -144
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 896 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_1
+timestamp 1669862171
+transform 1 0 20608 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_2
+timestamp 1669862171
+transform 1 0 20608 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_3
+timestamp 1669862171
+transform 1 0 896 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 14336 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_1
+timestamp 1669862171
+transform 1 0 11872 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_2
+timestamp 1669862171
+transform 1 0 16800 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_3
+timestamp 1669862171
+transform 1 0 9408 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_4
+timestamp 1669862171
+transform 1 0 19264 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_5
+timestamp 1669862171
+transform 1 0 6944 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_6
+timestamp 1669862171
+transform 1 0 2016 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_7
+timestamp 1669862171
+transform 1 0 4480 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_8
+timestamp 1669862171
+transform 1 0 448 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_9
+timestamp 1669862171
+transform 1 0 448 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_10
+timestamp 1669862171
+transform 1 0 4480 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_11
+timestamp 1669862171
+transform 1 0 6944 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_12
+timestamp 1669862171
+transform 1 0 9408 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_13
+timestamp 1669862171
+transform 1 0 11872 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_14
+timestamp 1669862171
+transform 1 0 14336 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_15
+timestamp 1669862171
+transform 1 0 16800 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_16
+timestamp 1669862171
+transform 1 0 19264 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_17
+timestamp 1669862171
+transform 1 0 2016 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_18
+timestamp 1669862171
+transform 1 0 0 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_19
+timestamp 1669862171
+transform 1 0 0 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_20
+timestamp 1669862171
+transform 1 0 21280 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_21
+timestamp 1669862171
+transform 1 0 21280 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_22
+timestamp 1669862171
+transform 1 0 20832 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_23
+timestamp 1669862171
+transform 1 0 20832 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 13216 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_1
+timestamp 1669862171
+transform 1 0 15680 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_2
+timestamp 1669862171
+transform 1 0 18144 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_4
+timestamp 1669862171
+transform 1 0 10752 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_5
+timestamp 1669862171
+transform 1 0 8288 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_6
+timestamp 1669862171
+transform 1 0 5824 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_7
+timestamp 1669862171
+transform 1 0 3360 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_8
+timestamp 1669862171
+transform 1 0 3360 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_9
+timestamp 1669862171
+transform 1 0 5824 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_10
+timestamp 1669862171
+transform 1 0 8288 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_11
+timestamp 1669862171
+transform 1 0 10752 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_12
+timestamp 1669862171
+transform 1 0 13216 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_13
+timestamp 1669862171
+transform 1 0 15680 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_14
+timestamp 1669862171
+transform 1 0 18144 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 1120 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[1]
+timestamp 1669862171
+transform 1 0 1120 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[2]
+timestamp 1669862171
+transform 1 0 2464 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[3]
+timestamp 1669862171
+transform 1 0 2464 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[4]
+timestamp 1669862171
+transform 1 0 3584 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[5]
+timestamp 1669862171
+transform 1 0 3584 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[6]
+timestamp 1669862171
+transform 1 0 4928 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[7]
+timestamp 1669862171
+transform 1 0 4928 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[8]
+timestamp 1669862171
+transform 1 0 6048 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[9]
+timestamp 1669862171
+transform 1 0 6048 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[10]
+timestamp 1669862171
+transform 1 0 7392 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[11]
+timestamp 1669862171
+transform 1 0 7392 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[12]
+timestamp 1669862171
+transform 1 0 8512 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[13]
+timestamp 1669862171
+transform 1 0 8512 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[14]
+timestamp 1669862171
+transform 1 0 9856 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[15]
+timestamp 1669862171
+transform 1 0 9856 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[16]
+timestamp 1669862171
+transform 1 0 10976 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[17]
+timestamp 1669862171
+transform 1 0 10976 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[18]
+timestamp 1669862171
+transform 1 0 12320 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[19]
+timestamp 1669862171
+transform 1 0 12320 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[20]
+timestamp 1669862171
+transform 1 0 13440 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[21]
+timestamp 1669862171
+transform 1 0 13440 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[22]
+timestamp 1669862171
+transform 1 0 14784 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[23]
+timestamp 1669862171
+transform 1 0 14784 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[24]
+timestamp 1669862171
+transform 1 0 15904 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[25]
+timestamp 1669862171
+transform 1 0 15904 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[26]
+timestamp 1669862171
+transform 1 0 17248 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[27]
+timestamp 1669862171
+transform 1 0 17248 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[28]
+timestamp 1669862171
+transform 1 0 18368 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[29]
+timestamp 1669862171
+transform 1 0 18368 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[30]
+timestamp 1669862171
+transform 1 0 19712 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[31]
+timestamp 1669862171
+transform 1 0 19712 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 1568 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[1]
+timestamp 1669862171
+transform 1 0 1568 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[2]
+timestamp 1669862171
+transform 1 0 2912 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[3]
+timestamp 1669862171
+transform 1 0 2912 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[4]
+timestamp 1669862171
+transform 1 0 4032 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[5]
+timestamp 1669862171
+transform 1 0 4032 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[6]
+timestamp 1669862171
+transform 1 0 5376 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[7]
+timestamp 1669862171
+transform 1 0 5376 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[8]
+timestamp 1669862171
+transform 1 0 6496 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[9]
+timestamp 1669862171
+transform 1 0 6496 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[10]
+timestamp 1669862171
+transform 1 0 7840 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[11]
+timestamp 1669862171
+transform 1 0 7840 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[12]
+timestamp 1669862171
+transform 1 0 8960 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[13]
+timestamp 1669862171
+transform 1 0 8960 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[14]
+timestamp 1669862171
+transform 1 0 10304 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[15]
+timestamp 1669862171
+transform 1 0 10304 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[16]
+timestamp 1669862171
+transform 1 0 11424 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[17]
+timestamp 1669862171
+transform 1 0 11424 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[18]
+timestamp 1669862171
+transform 1 0 12768 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[19]
+timestamp 1669862171
+transform 1 0 12768 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[20]
+timestamp 1669862171
+transform 1 0 13888 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[21]
+timestamp 1669862171
+transform 1 0 13888 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[22]
+timestamp 1669862171
+transform 1 0 15232 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[23]
+timestamp 1669862171
+transform 1 0 15232 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[24]
+timestamp 1669862171
+transform 1 0 16352 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[25]
+timestamp 1669862171
+transform 1 0 16352 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[26]
+timestamp 1669862171
+transform 1 0 17696 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[27]
+timestamp 1669862171
+transform 1 0 17696 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[28]
+timestamp 1669862171
+transform 1 0 18816 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[29]
+timestamp 1669862171
+transform 1 0 18816 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[30]
+timestamp 1669862171
+transform 1 0 20160 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[31]
+timestamp 1669862171
+transform 1 0 20160 0 1 0
+box -86 -86 534 870
+<< labels >>
+flabel metal3 6197 -168 6527 162 0 FreeSans 1600 0 0 0 VDD
+port 32 nsew
+flabel metal3 10697 51 11027 1414 0 FreeSans 1600 0 0 0 VSS
+port 33 nsew
+flabel metal2 28 -420 84 -10 0 FreeSans 400 90 0 0 mask_rev[0]
+port 0 nsew
+flabel metal2 700 -420 756 -10 0 FreeSans 400 90 0 0 mask_rev[1]
+port 11 nsew
+flabel metal2 1484 -420 1540 -10 0 FreeSans 400 90 0 0 mask_rev[2]
+port 22 nsew
+flabel metal2 2156 -420 2212 -10 0 FreeSans 400 90 0 0 mask_rev[3]
+port 25 nsew
+flabel metal2 2828 -420 2884 -10 0 FreeSans 400 90 0 0 mask_rev[4]
+port 26 nsew
+flabel metal2 3500 -420 3556 -10 0 FreeSans 400 90 0 0 mask_rev[5]
+port 27 nsew
+flabel metal2 4172 -420 4228 -10 0 FreeSans 400 90 0 0 mask_rev[6]
+port 28 nsew
+flabel metal2 4956 -420 5012 -10 0 FreeSans 400 90 0 0 mask_rev[7]
+port 29 nsew
+flabel metal2 5628 -420 5684 -10 0 FreeSans 400 90 0 0 mask_rev[8]
+port 30 nsew
+flabel metal2 6300 -420 6356 -10 0 FreeSans 400 90 0 0 mask_rev[9]
+port 31 nsew
+flabel metal2 6972 -420 7028 -10 0 FreeSans 400 90 0 0 mask_rev[10]
+port 1 nsew
+flabel metal2 7756 -420 7812 -10 0 FreeSans 400 90 0 0 mask_rev[11]
+port 2 nsew
+flabel metal2 8428 -420 8484 -10 0 FreeSans 400 90 0 0 mask_rev[12]
+port 3 nsew
+flabel metal2 9100 -420 9156 -10 0 FreeSans 400 90 0 0 mask_rev[13]
+port 4 nsew
+flabel metal2 9772 -420 9828 -10 0 FreeSans 400 90 0 0 mask_rev[14]
+port 5 nsew
+flabel metal2 10444 -420 10500 -10 0 FreeSans 400 90 0 0 mask_rev[15]
+port 6 nsew
+flabel metal2 11228 -420 11284 -10 0 FreeSans 400 90 0 0 mask_rev[16]
+port 7 nsew
+flabel metal2 11900 -420 11956 -10 0 FreeSans 400 90 0 0 mask_rev[17]
+port 8 nsew
+flabel metal2 12572 -420 12628 -10 0 FreeSans 400 90 0 0 mask_rev[18]
+port 9 nsew
+flabel metal2 13244 -420 13300 -10 0 FreeSans 400 90 0 0 mask_rev[19]
+port 10 nsew
+flabel metal2 14028 -420 14084 -10 0 FreeSans 400 90 0 0 mask_rev[20]
+port 12 nsew
+flabel metal2 14700 -420 14756 -10 0 FreeSans 400 90 0 0 mask_rev[21]
+port 13 nsew
+flabel metal2 15372 -420 15428 -10 0 FreeSans 400 90 0 0 mask_rev[22]
+port 14 nsew
+flabel metal2 16044 -420 16100 -10 0 FreeSans 400 90 0 0 mask_rev[23]
+port 15 nsew
+flabel metal2 16716 -420 16772 -10 0 FreeSans 400 90 0 0 mask_rev[24]
+port 16 nsew
+flabel metal2 17500 -420 17556 -10 0 FreeSans 400 90 0 0 mask_rev[25]
+port 17 nsew
+flabel metal2 18172 -420 18228 -10 0 FreeSans 400 90 0 0 mask_rev[26]
+port 18 nsew
+flabel metal2 18844 -420 18900 -10 0 FreeSans 400 90 0 0 mask_rev[27]
+port 19 nsew
+flabel metal2 19516 -420 19572 -10 0 FreeSans 400 90 0 0 mask_rev[28]
+port 20 nsew
+flabel metal2 20300 -420 20356 -10 0 FreeSans 400 90 0 0 mask_rev[29]
+port 21 nsew
+flabel metal2 20972 -420 21028 -10 0 FreeSans 400 90 0 0 mask_rev[30]
+port 23 nsew
+flabel metal2 21644 -420 21700 -10 0 FreeSans 400 90 0 0 mask_rev[31]
+port 24 nsew
+<< end >>
diff --git a/tapeout/outputs/mag/user_id_programming.mag b/tapeout/outputs/mag/user_id_programming.mag
new file mode 100644
index 0000000..e84b2ed
--- /dev/null
+++ b/tapeout/outputs/mag/user_id_programming.mag
@@ -0,0 +1,928 @@
+magic
+tech gf180mcuC
+magscale 1 10
+timestamp 1669928529
+<< metal1 >>
+rect 1494 1198 1569 1452
+rect 1812 1238 1887 1462
+rect 2838 1198 2913 1452
+rect 3156 1238 3231 1462
+rect 3958 1198 4033 1452
+rect 4276 1238 4351 1462
+rect 5302 1198 5377 1452
+rect 5620 1238 5695 1462
+rect 6422 1198 6497 1452
+rect 6740 1238 6815 1462
+rect 7766 1198 7841 1452
+rect 8084 1238 8159 1462
+rect 8886 1198 8961 1452
+rect 9204 1238 9279 1462
+rect 10230 1198 10305 1452
+rect 10548 1238 10623 1462
+rect 11350 1198 11425 1452
+rect 11668 1238 11743 1462
+rect 12694 1198 12769 1452
+rect 13012 1238 13087 1462
+rect 13814 1198 13889 1452
+rect 14132 1238 14207 1462
+rect 15158 1198 15233 1452
+rect 15476 1238 15551 1462
+rect 16278 1198 16353 1452
+rect 16596 1238 16671 1462
+rect 17622 1198 17697 1452
+rect 17940 1238 18015 1462
+rect 18742 1198 18817 1452
+rect 19060 1238 19135 1462
+rect 20086 1198 20161 1452
+rect 20404 1238 20479 1462
+rect 1364 1126 1569 1198
+rect 2708 1126 2913 1198
+rect 3828 1126 4033 1198
+rect 5172 1126 5377 1198
+rect 6292 1126 6497 1198
+rect 7636 1126 7841 1198
+rect 8756 1126 8961 1198
+rect 10100 1126 10305 1198
+rect 11220 1126 11425 1198
+rect 12564 1126 12769 1198
+rect 13684 1126 13889 1198
+rect 15028 1126 15233 1198
+rect 16148 1126 16353 1198
+rect 17492 1126 17697 1198
+rect 18612 1126 18817 1198
+rect 19956 1126 20161 1198
+rect 1364 1107 1436 1126
+rect 2708 1107 2780 1126
+rect 3828 1107 3900 1126
+rect 5172 1107 5244 1126
+rect 6292 1107 6364 1126
+rect 7636 1107 7708 1126
+rect 8756 1107 8828 1126
+rect 10100 1107 10172 1126
+rect 11220 1107 11292 1126
+rect 12564 1107 12636 1126
+rect 13684 1107 13756 1126
+rect 15028 1107 15100 1126
+rect 16148 1107 16220 1126
+rect 17492 1107 17564 1126
+rect 18612 1107 18684 1126
+rect 19956 1107 20028 1126
+rect 1364 442 1436 461
+rect 2708 442 2780 461
+rect 3828 442 3900 461
+rect 5172 442 5244 461
+rect 6292 442 6364 461
+rect 7636 442 7708 461
+rect 8756 442 8828 461
+rect 10100 442 10172 461
+rect 11220 442 11292 461
+rect 12564 442 12636 461
+rect 13684 442 13756 461
+rect 15028 442 15100 461
+rect 16148 442 16220 461
+rect 16718 449 16778 461
+rect 1364 370 1569 442
+rect 2708 370 2913 442
+rect 3828 370 4033 442
+rect 5172 370 5377 442
+rect 6292 370 6497 442
+rect 7636 370 7841 442
+rect 8756 370 8961 442
+rect 10100 370 10305 442
+rect 11220 370 11425 442
+rect 12564 370 12769 442
+rect 13684 370 13889 442
+rect 15028 370 15233 442
+rect 16148 370 16353 442
+rect 16718 377 16778 389
+rect 17492 442 17564 461
+rect 18075 444 18135 456
+rect 1494 116 1569 370
+rect 1812 106 1887 330
+rect 2838 116 2913 370
+rect 3156 106 3231 330
+rect 3958 116 4033 370
+rect 4276 106 4351 330
+rect 5302 116 5377 370
+rect 5620 106 5695 330
+rect 6422 116 6497 370
+rect 6740 106 6815 330
+rect 7766 116 7841 370
+rect 8084 106 8159 330
+rect 8886 116 8961 370
+rect 9204 106 9279 330
+rect 10230 116 10305 370
+rect 10548 106 10623 330
+rect 11350 116 11425 370
+rect 11668 106 11743 330
+rect 12694 116 12769 370
+rect 13012 106 13087 330
+rect 13814 116 13889 370
+rect 14132 106 14207 330
+rect 15158 116 15233 370
+rect 15476 106 15551 330
+rect 16278 116 16353 370
+rect 16596 106 16671 330
+rect 16722 201 16775 377
+rect 17492 370 17697 442
+rect 18075 372 18135 384
+rect 18612 442 18684 461
+rect 19190 449 19250 461
+rect 16718 189 16778 201
+rect 16718 117 16778 129
+rect 17622 116 17697 370
+rect 17940 106 18015 330
+rect 18079 196 18132 372
+rect 18612 370 18817 442
+rect 19190 377 19250 389
+rect 19956 442 20028 461
+rect 20531 444 20591 456
+rect 18075 184 18135 196
+rect 18075 112 18135 124
+rect 18742 116 18817 370
+rect 19060 106 19135 330
+rect 19194 201 19247 377
+rect 19956 370 20161 442
+rect 20531 372 20591 384
+rect 19190 189 19250 201
+rect 19190 117 19250 129
+rect 20086 116 20161 370
+rect 20404 106 20479 330
+rect 20536 196 20589 372
+rect 20531 184 20591 196
+rect 20531 112 20591 124
+rect 1716 57 2009 60
+rect 2004 -57 2009 57
+rect 1716 -60 2009 -57
+<< via1 >>
+rect 1714 1510 2007 1624
+rect 10714 1510 11007 1624
+rect 19714 1510 20007 1624
+rect 1818 1258 1878 1318
+rect 3162 1258 3222 1318
+rect 3964 1258 4024 1318
+rect 5626 1258 5686 1318
+rect 6746 1258 6806 1318
+rect 8090 1258 8150 1318
+rect 9210 1258 9270 1318
+rect 10554 1258 10614 1318
+rect 11674 1258 11734 1318
+rect 13018 1258 13078 1318
+rect 14138 1258 14198 1318
+rect 15482 1258 15542 1318
+rect 16602 1258 16662 1318
+rect 17946 1258 18006 1318
+rect 19066 1258 19126 1318
+rect 20410 1258 20470 1318
+rect 6216 724 6506 844
+rect 15216 724 15506 844
+rect 16718 389 16778 449
+rect 1818 250 1878 310
+rect 2844 250 2904 310
+rect 4282 250 4342 310
+rect 5626 250 5686 310
+rect 6746 250 6806 310
+rect 8090 250 8150 310
+rect 9210 250 9270 310
+rect 10554 250 10614 310
+rect 11356 250 11416 310
+rect 13018 250 13078 310
+rect 13820 250 13880 310
+rect 15164 250 15224 310
+rect 16602 250 16662 310
+rect 18075 384 18135 444
+rect 16718 129 16778 189
+rect 17628 250 17688 310
+rect 19190 389 19250 449
+rect 18075 124 18135 184
+rect 18748 250 18808 310
+rect 20531 384 20591 444
+rect 19190 129 19250 189
+rect 20092 250 20152 310
+rect 20531 124 20591 184
+rect 1716 -57 2004 57
+rect 10716 -57 11004 57
+rect 19716 -57 20004 57
+<< metal2 >>
+rect 1701 1714 2021 1725
+rect 1701 1507 1714 1714
+rect 1703 1414 1714 1507
+rect 2007 1414 2021 1714
+rect 10703 1714 11021 1725
+rect 10703 1628 10714 1714
+rect 10701 1507 10714 1628
+rect 1703 1405 2021 1414
+rect 10703 1414 10714 1507
+rect 11007 1414 11021 1714
+rect 19703 1714 20021 1725
+rect 19703 1628 19714 1714
+rect 19701 1507 19714 1628
+rect 10703 1405 11021 1414
+rect 19703 1414 19714 1507
+rect 20007 1414 20021 1714
+rect 19703 1405 20021 1414
+rect 1058 1256 1900 1320
+rect 2345 1256 3244 1320
+rect 3320 1256 4364 1320
+rect 4747 1256 5708 1320
+rect 6074 1256 6828 1320
+rect 6972 1256 8172 1320
+rect 8428 1256 9294 1320
+rect 9772 1256 10634 1320
+rect 11228 1256 11754 1320
+rect 12572 1256 13098 1320
+rect 13632 1256 14218 1320
+rect 14985 1256 15560 1320
+rect 16264 1256 16778 1320
+rect 17609 1256 18133 1320
+rect 18730 1256 19248 1320
+rect 20073 1256 20589 1320
+rect 1058 488 1114 1256
+rect 28 432 1114 488
+rect 28 -420 84 432
+rect 700 248 1900 312
+rect 700 -420 756 248
+rect 2345 178 2401 1256
+rect 1484 122 2401 178
+rect 2549 248 3244 312
+rect 1484 -420 1540 122
+rect 1703 57 2020 60
+rect 1703 -57 1716 57
+rect 2004 -57 2020 57
+rect 2549 38 2605 248
+rect 3320 48 3376 1256
+rect 3478 248 4364 312
+rect 1703 -144 1726 -57
+rect 2000 -144 2020 -57
+rect 1703 -163 2020 -144
+rect 2156 -18 2605 38
+rect 2828 -8 3376 48
+rect 2156 -420 2212 -18
+rect 2828 -420 2884 -8
+rect 3500 -420 3556 248
+rect 4747 134 4803 1256
+rect 4934 248 5708 312
+rect 4172 78 4803 134
+rect 4172 -420 4228 78
+rect 4956 -420 5012 248
+rect 6074 89 6130 1256
+rect 6203 942 6520 957
+rect 6203 652 6216 942
+rect 6506 652 6520 942
+rect 6203 637 6520 652
+rect 5628 33 6130 89
+rect 6300 248 6828 312
+rect 5628 -420 5684 33
+rect 6300 -420 6356 248
+rect 6972 -420 7028 1256
+rect 7756 248 8172 312
+rect 7756 -420 7812 248
+rect 8428 -420 8484 1256
+rect 8873 248 9300 312
+rect 9100 -420 9156 248
+rect 9772 -420 9828 1256
+rect 11228 606 11284 1256
+rect 12572 632 12628 1256
+rect 11223 545 11284 606
+rect 12567 572 12628 632
+rect 10217 248 10635 312
+rect 10444 -420 10500 248
+rect 11223 79 11279 545
+rect 11337 248 11956 312
+rect 10703 57 11020 60
+rect 10703 -57 10716 57
+rect 11004 -57 11020 57
+rect 11223 23 11284 79
+rect 10703 -144 10726 -57
+rect 11000 -144 11020 -57
+rect 10703 -163 11020 -144
+rect 11228 -420 11284 23
+rect 11900 -420 11956 248
+rect 12567 15 12623 572
+rect 12681 248 13300 312
+rect 12567 -42 12628 15
+rect 12572 -420 12628 -42
+rect 13244 -420 13300 248
+rect 13632 39 13688 1256
+rect 13801 248 14756 312
+rect 13632 -17 14084 39
+rect 14028 -420 14084 -17
+rect 14700 -420 14756 248
+rect 14985 121 15041 1256
+rect 15203 942 15520 957
+rect 15203 652 15216 942
+rect 15506 652 15520 942
+rect 15203 637 15520 652
+rect 16722 451 16778 1256
+rect 16704 449 16797 451
+rect 16704 389 16718 449
+rect 16778 389 16797 449
+rect 18077 446 18133 1256
+rect 19192 451 19248 1256
+rect 19178 449 19262 451
+rect 16704 387 16797 389
+rect 18063 444 18147 446
+rect 18063 384 18075 444
+rect 18135 384 18147 444
+rect 19178 389 19190 449
+rect 19250 389 19262 449
+rect 20533 446 20589 1256
+rect 19178 386 19262 389
+rect 20519 444 20603 446
+rect 18063 382 18147 384
+rect 20519 384 20531 444
+rect 20591 384 20603 444
+rect 20519 382 20603 384
+rect 15145 248 16100 312
+rect 16265 248 17551 312
+rect 17609 248 18407 312
+rect 18727 248 19799 312
+rect 20073 248 21700 312
+rect 14985 65 15428 121
+rect 15372 -420 15428 65
+rect 16044 -420 16100 248
+rect 16695 189 16797 191
+rect 16695 129 16718 189
+rect 16778 129 16797 189
+rect 16716 127 16797 129
+rect 16716 -420 16772 127
+rect 17495 -8 17551 248
+rect 18063 184 18228 186
+rect 18063 124 18075 184
+rect 18135 124 18228 184
+rect 18063 122 18228 124
+rect 17495 -103 17556 -8
+rect 17500 -420 17556 -103
+rect 18172 -420 18228 122
+rect 18351 143 18407 248
+rect 19178 189 19572 191
+rect 18351 87 18900 143
+rect 19178 129 19190 189
+rect 19250 135 19572 189
+rect 19250 129 19262 135
+rect 19178 126 19262 129
+rect 18844 -420 18900 87
+rect 19516 -420 19572 135
+rect 19743 179 19799 248
+rect 20519 184 20603 186
+rect 19743 123 20356 179
+rect 19703 57 20020 60
+rect 19703 -57 19716 57
+rect 20004 -57 20020 57
+rect 19703 -144 19726 -57
+rect 20000 -144 20020 -57
+rect 19703 -163 20020 -144
+rect 20300 -420 20356 123
+rect 20519 124 20531 184
+rect 20591 181 20603 184
+rect 20591 125 21028 181
+rect 20591 124 20603 125
+rect 20519 122 20603 124
+rect 20972 -420 21028 125
+rect 21644 -420 21700 248
+<< via2 >>
+rect 1714 1624 2007 1714
+rect 1714 1510 2007 1624
+rect 1714 1414 2007 1510
+rect 10714 1624 11007 1714
+rect 10714 1510 11007 1624
+rect 10714 1414 11007 1510
+rect 19714 1624 20007 1714
+rect 19714 1510 20007 1624
+rect 19714 1414 20007 1510
+rect 1726 -57 2000 51
+rect 1726 -144 2000 -57
+rect 6216 844 6506 942
+rect 6216 724 6506 844
+rect 6216 652 6506 724
+rect 10726 -57 11000 51
+rect 10726 -144 11000 -57
+rect 15216 844 15506 942
+rect 15216 724 15506 844
+rect 15216 652 15506 724
+rect 19726 -57 20000 51
+rect 19726 -144 20000 -57
+<< metal3 >>
+rect 1697 1714 2027 1732
+rect 1697 1414 1714 1714
+rect 2007 1414 2027 1714
+rect 1697 51 2027 1414
+rect 1697 -144 1726 51
+rect 2000 -144 2027 51
+rect 1697 -168 2027 -144
+rect 6197 942 6527 1732
+rect 6197 652 6216 942
+rect 6506 652 6527 942
+rect 6197 -168 6527 652
+rect 10697 1714 11027 1732
+rect 10697 1414 10714 1714
+rect 11007 1414 11027 1714
+rect 10697 51 11027 1414
+rect 10697 -144 10726 51
+rect 11000 -144 11027 51
+rect 10697 -168 11027 -144
+rect 15197 942 15527 1732
+rect 15197 652 15216 942
+rect 15506 652 15527 942
+rect 15197 -168 15527 652
+rect 19697 1714 20027 1732
+rect 19697 1414 19714 1714
+rect 20007 1414 20027 1714
+rect 19697 51 20027 1414
+rect 19697 -144 19726 51
+rect 20000 -144 20027 51
+rect 19697 -168 20027 -144
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 896 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_1
+timestamp 1669862171
+transform 1 0 20608 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_2
+timestamp 1669862171
+transform 1 0 20608 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__endcap ENDCAP_3
+timestamp 1669862171
+transform 1 0 896 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 14336 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_1
+timestamp 1669862171
+transform 1 0 11872 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_2
+timestamp 1669862171
+transform 1 0 16800 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_3
+timestamp 1669862171
+transform 1 0 9408 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_4
+timestamp 1669862171
+transform 1 0 19264 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_5
+timestamp 1669862171
+transform 1 0 6944 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_6
+timestamp 1669862171
+transform 1 0 2016 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_7
+timestamp 1669862171
+transform 1 0 4480 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_8
+timestamp 1669862171
+transform 1 0 448 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_9
+timestamp 1669862171
+transform 1 0 448 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_10
+timestamp 1669862171
+transform 1 0 4480 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_11
+timestamp 1669862171
+transform 1 0 6944 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_12
+timestamp 1669862171
+transform 1 0 9408 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_13
+timestamp 1669862171
+transform 1 0 11872 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_14
+timestamp 1669862171
+transform 1 0 14336 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_15
+timestamp 1669862171
+transform 1 0 16800 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_16
+timestamp 1669862171
+transform 1 0 19264 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_17
+timestamp 1669862171
+transform 1 0 2016 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_18
+timestamp 1669862171
+transform 1 0 0 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_19
+timestamp 1669862171
+transform 1 0 0 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_20
+timestamp 1669862171
+transform 1 0 21280 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_21
+timestamp 1669862171
+transform 1 0 21280 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_22
+timestamp 1669862171
+transform 1 0 20832 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__fillcap_4 FILLCAP_4_23
+timestamp 1669862171
+transform 1 0 20832 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_0 $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 13216 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_1
+timestamp 1669862171
+transform 1 0 15680 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_2
+timestamp 1669862171
+transform 1 0 18144 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_4
+timestamp 1669862171
+transform 1 0 10752 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_5
+timestamp 1669862171
+transform 1 0 8288 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_6
+timestamp 1669862171
+transform 1 0 5824 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_7
+timestamp 1669862171
+transform 1 0 3360 0 1 0
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_8
+timestamp 1669862171
+transform 1 0 3360 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_9
+timestamp 1669862171
+transform 1 0 5824 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_10
+timestamp 1669862171
+transform 1 0 8288 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_11
+timestamp 1669862171
+transform 1 0 10752 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_12
+timestamp 1669862171
+transform 1 0 13216 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_13
+timestamp 1669862171
+transform 1 0 15680 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__filltie FILLTIE_14
+timestamp 1669862171
+transform 1 0 18144 0 -1 1568
+box -86 -86 310 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 1120 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[1]
+timestamp 1669862171
+transform 1 0 1120 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[2]
+timestamp 1669862171
+transform 1 0 2464 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[3]
+timestamp 1669862171
+transform 1 0 2464 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[4]
+timestamp 1669862171
+transform 1 0 3584 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[5]
+timestamp 1669862171
+transform 1 0 3584 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[6]
+timestamp 1669862171
+transform 1 0 4928 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[7]
+timestamp 1669862171
+transform 1 0 4928 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[8]
+timestamp 1669862171
+transform 1 0 6048 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[9]
+timestamp 1669862171
+transform 1 0 6048 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[10]
+timestamp 1669862171
+transform 1 0 7392 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[11]
+timestamp 1669862171
+transform 1 0 7392 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[12]
+timestamp 1669862171
+transform 1 0 8512 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[13]
+timestamp 1669862171
+transform 1 0 8512 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[14]
+timestamp 1669862171
+transform 1 0 9856 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[15]
+timestamp 1669862171
+transform 1 0 9856 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[16]
+timestamp 1669862171
+transform 1 0 10976 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[17]
+timestamp 1669862171
+transform 1 0 10976 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[18]
+timestamp 1669862171
+transform 1 0 12320 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[19]
+timestamp 1669862171
+transform 1 0 12320 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[20]
+timestamp 1669862171
+transform 1 0 13440 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[21]
+timestamp 1669862171
+transform 1 0 13440 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[22]
+timestamp 1669862171
+transform 1 0 14784 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[23]
+timestamp 1669862171
+transform 1 0 14784 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[24]
+timestamp 1669862171
+transform 1 0 15904 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[25]
+timestamp 1669862171
+transform 1 0 15904 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[26]
+timestamp 1669862171
+transform 1 0 17248 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[27]
+timestamp 1669862171
+transform 1 0 17248 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[28]
+timestamp 1669862171
+transform 1 0 18368 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[29]
+timestamp 1669862171
+transform 1 0 18368 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[30]
+timestamp 1669862171
+transform 1 0 19712 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tieh mask_rev_value_one[31]
+timestamp 1669862171
+transform 1 0 19712 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[0] $PDK_ROOT/$PDK/libs.ref/gf180mcu_fd_sc_mcu7t5v0/mag
+timestamp 1669862171
+transform 1 0 1568 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[1]
+timestamp 1669862171
+transform 1 0 1568 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[2]
+timestamp 1669862171
+transform 1 0 2912 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[3]
+timestamp 1669862171
+transform 1 0 2912 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[4]
+timestamp 1669862171
+transform 1 0 4032 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[5]
+timestamp 1669862171
+transform 1 0 4032 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[6]
+timestamp 1669862171
+transform 1 0 5376 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[7]
+timestamp 1669862171
+transform 1 0 5376 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[8]
+timestamp 1669862171
+transform 1 0 6496 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[9]
+timestamp 1669862171
+transform 1 0 6496 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[10]
+timestamp 1669862171
+transform 1 0 7840 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[11]
+timestamp 1669862171
+transform 1 0 7840 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[12]
+timestamp 1669862171
+transform 1 0 8960 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[13]
+timestamp 1669862171
+transform 1 0 8960 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[14]
+timestamp 1669862171
+transform 1 0 10304 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[15]
+timestamp 1669862171
+transform 1 0 10304 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[16]
+timestamp 1669862171
+transform 1 0 11424 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[17]
+timestamp 1669862171
+transform 1 0 11424 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[18]
+timestamp 1669862171
+transform 1 0 12768 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[19]
+timestamp 1669862171
+transform 1 0 12768 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[20]
+timestamp 1669862171
+transform 1 0 13888 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[21]
+timestamp 1669862171
+transform 1 0 13888 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[22]
+timestamp 1669862171
+transform 1 0 15232 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[23]
+timestamp 1669862171
+transform 1 0 15232 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[24]
+timestamp 1669862171
+transform 1 0 16352 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[25]
+timestamp 1669862171
+transform 1 0 16352 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[26]
+timestamp 1669862171
+transform 1 0 17696 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[27]
+timestamp 1669862171
+transform 1 0 17696 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[28]
+timestamp 1669862171
+transform 1 0 18816 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[29]
+timestamp 1669862171
+transform 1 0 18816 0 1 0
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[30]
+timestamp 1669862171
+transform 1 0 20160 0 -1 1568
+box -86 -86 534 870
+use gf180mcu_fd_sc_mcu7t5v0__tiel mask_rev_value_zero[31]
+timestamp 1669862171
+transform 1 0 20160 0 1 0
+box -86 -86 534 870
+<< labels >>
+flabel metal3 6197 -168 6527 162 0 Free