commit | ad442a33dbef429cb3030cf024725e9b259c1879 | [log] [tgz] |
---|---|---|
author | m-usama-z <107983847+m-usama-z@users.noreply.github.com> | Sat Nov 26 14:37:59 2022 +0500 |
committer | GitHub <noreply@github.com> | Sat Nov 26 14:37:59 2022 +0500 |
tree | 46c14a504fbc5e4a30b8b49fff5d8eacf6500972 | |
parent | 0b9567e5b59bc223e82c1424189a703e0530cce0 [diff] |
Update README.md
UETRV_ECORE_v2 is a RISC-V based SoC derived from UETRV_ESoC with a few bug-fixes and increased memory sizes; it has been passed through the Cadence VLSI flow for submission to Google and Efabless' Open-MPW-8 shuttle using Skywater's 130 nm PDK. The verilog rtl used in this repo is generated from Scala source, available here. Further details about the peripheral memory map, bootloader, example programs, testbenches etc. are also provided in that repo.
The following are the differences between UETRV_ESoC_v2 and UETRV_ESoC: