blob: 36c9f2bb204afc43a62c2bd4c9d450e8d1783de5 [file] [log] [blame]
design,design_name,config,flow_status,total_runtime,routed_runtime,(Cell/mm^2)/Core_Util,DIEAREA_mm^2,CellPer_mm^2,OpenDP_Util,Peak_Memory_Usage_MB,cell_count,tritonRoute_violations,Short_violations,MetSpc_violations,OffGrid_violations,MinHole_violations,Other_violations,Magic_violations,antenna_violations,lvs_total_errors,cvc_total_errors,klayout_violations,wire_length,vias,wns,pl_wns,optimized_wns,fastroute_wns,spef_wns,tns,pl_tns,optimized_tns,fastroute_tns,spef_tns,HPWL,routing_layer1_pct,routing_layer2_pct,routing_layer3_pct,routing_layer4_pct,routing_layer5_pct,routing_layer6_pct,wires_count,wire_bits,public_wires_count,public_wire_bits,memories_count,memory_bits,processes_count,cells_pre_abc,AND,DFF,NAND,NOR,OR,XOR,XNOR,MUX,inputs,outputs,level,EndCaps,TapCells,Diodes,Total_Physical_Cells,CoreArea_um^2,power_slowest_internal_uW,power_slowest_switching_uW,power_slowest_leakage_uW,power_typical_internal_uW,power_typical_switching_uW,power_typical_leakage_uW,power_fastest_internal_uW,power_fastest_switching_uW,power_fastest_leakage_uW,critical_path_ns,suggested_clock_period,suggested_clock_frequency,CLOCK_PERIOD,SYNTH_STRATEGY,SYNTH_MAX_FANOUT,FP_CORE_UTIL,FP_ASPECT_RATIO,FP_PDN_VPITCH,FP_PDN_HPITCH,PL_TARGET_DENSITY,GRT_ADJUSTMENT,STD_CELL_LIBRARY,DIODE_INSERTION_STRATEGY
/home/piotro/caravel_user_project/openlane/core,core,22_12_26_19_07,flow failed,0h11m59s0ms,0h6m59s0ms,39520.0,0.25,17784.0,19.69,1200.96,4446,0,0,0,0,0,0,0,-1,0,-1,-1,283836,47391,0.0,-1.06,0.0,0.0,-0.12,0.0,-5.03,0.0,0.0,-0.21,220445730.0,0.0,33.67,36.33,1.62,3.25,-1,4669,6759,414,2464,0,0,0,5061,157,17,114,190,1072,410,72,636,560,584,32,350,3274,0,3624,232535.52000000002,-1,-1,-1,-1,-1,-1,-1,-1,-1,-1,10.12,98.81422924901186,10,AREA 0,10,45,1,153.6,153.18,0.26,0.3,sky130_fd_sc_hd,4