| 2023-01-01 17:02:56 - [INFO] - {{Project Git Info}} Repository: https://github.com/dineshannayya/riscduino_pxt1.git | Branch: main | Commit: a78db4cdde182d6248c64cf26eb485cce67725fd |
| 2023-01-01 17:02:56 - [INFO] - {{EXTRACTING FILES}} Extracting compressed files in: riscduino-pxt1 |
| 2023-01-01 17:02:57 - [INFO] - {{Project Type Info}} digital |
| 2023-01-01 17:02:57 - [INFO] - {{Project GDS Info}} user_project_wrapper: 2f139a7b303d7d36083ac2d2defed903e70925ff |
| 2023-01-01 17:02:57 - [INFO] - {{Tools Info}} KLayout: v0.27.12 | Magic: v8.3.340 |
| 2023-01-01 17:02:57 - [INFO] - {{PDKs Info}} SKY130A: f70d8ca46961ff92719d8870a18a076370b85f6c | Open PDKs: 0059588eebfc704681dc2368bd1d33d96281d10f |
| 2023-01-01 17:02:57 - [INFO] - {{START}} Precheck Started, the full log 'precheck.log' will be located in 'riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/logs' |
| 2023-01-01 17:02:57 - [INFO] - {{PRECHECK SEQUENCE}} Precheck will run the following checks: [License, Makefile, Default, Documentation, Consistency, GPIO-Defines, XOR, Magic DRC, Klayout FEOL, Klayout BEOL, Klayout Offgrid, Klayout Metal Minimum Clear Area Density, Klayout Pin Label Purposes Overlapping Drawing, Klayout ZeroArea] |
| 2023-01-01 17:02:57 - [INFO] - {{STEP UPDATE}} Executing Check 1 of 14: License |
| 2023-01-01 17:02:58 - [INFO] - An approved LICENSE (Apache-2.0) was found in riscduino-pxt1. |
| 2023-01-01 17:02:58 - [INFO] - {{MAIN LICENSE CHECK PASSED}} An approved LICENSE was found in project root. |
| 2023-01-01 17:02:59 - [INFO] - An approved LICENSE (Apache-2.0) was found in riscduino-pxt1. |
| 2023-01-01 17:02:59 - [INFO] - {{SUBMODULES LICENSE CHECK PASSED}} No prohibited LICENSE file(s) was found in project submodules |
| 2023-01-01 17:02:59 - [WARNING] - {{SPDX COMPLIANCE CHECK FAILED}} Found 96 non-compliant file(s) with the SPDX Standard. |
| 2023-01-01 17:02:59 - [INFO] - SPDX COMPLIANCE: NON-COMPLIANT FILE(S) PREVIEW: ['riscduino-pxt1/openlane/bus_rep_east/interactive.tcl', 'riscduino-pxt1/openlane/bus_rep_north/interactive.tcl', 'riscduino-pxt1/openlane/bus_rep_south/interactive.tcl', 'riscduino-pxt1/openlane/bus_rep_west/interactive.tcl', 'riscduino-pxt1/openlane/mac_wrapper/base.sdc', 'riscduino-pxt1/openlane/mbist_wrapper/base.sdc', 'riscduino-pxt1/openlane/pinmux_top/base.sdc', 'riscduino-pxt1/openlane/scripts/scan_connect.tcl', 'riscduino-pxt1/openlane/scripts/scan_swap.tcl', 'riscduino-pxt1/openlane/user_project_wrapper/interactive.tcl', 'riscduino-pxt1/openlane/user_project_wrapper/pdn_cfg.tcl', 'riscduino-pxt1/openlane/wb_host/base.sdc', 'riscduino-pxt1/openlane/wb_host/sta/func.sdc', 'riscduino-pxt1/openlane/wb_host/sta/scripts/or_write_verilog.tcl', 'riscduino-pxt1/openlane/wb_interconnect/base.sdc'] |
| 2023-01-01 17:02:59 - [INFO] - For the full SPDX compliance report check: riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/logs/spdx_compliance_report.log |
| 2023-01-01 17:02:59 - [INFO] - {{STEP UPDATE}} Executing Check 2 of 14: Makefile |
| 2023-01-01 17:02:59 - [INFO] - {{MAKEFILE CHECK PASSED}} Makefile valid. |
| 2023-01-01 17:02:59 - [INFO] - {{STEP UPDATE}} Executing Check 3 of 14: Default |
| 2023-01-01 17:02:59 - [INFO] - {{README DEFAULT CHECK PASSED}} Project 'README.md' was modified and is not identical to the default 'README.md' |
| 2023-01-01 17:02:59 - [INFO] - {{CONTENT DEFAULT CHECK PASSED}} Project 'gds' was modified and is not identical to the default 'gds' |
| 2023-01-01 17:02:59 - [INFO] - {{STEP UPDATE}} Executing Check 4 of 14: Documentation |
| 2023-01-01 17:02:59 - [INFO] - {{DOCUMENTATION CHECK PASSED}} Project documentation is appropriate. |
| 2023-01-01 17:02:59 - [INFO] - {{STEP UPDATE}} Executing Check 5 of 14: Consistency |
| 2023-01-01 17:03:05 - [INFO] - POWER CONNECTIONS CHECK PASSED: All instances in caravel are connected to power |
| 2023-01-01 17:03:05 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} caravel netlist passed all consistency checks. |
| 2023-01-01 17:03:05 - [INFO] - PORTS CHECK PASSED: Netlist user_project_wrapper ports match the golden wrapper ports |
| 2023-01-01 17:03:05 - [INFO] - COMPLEXITY CHECK PASSED: Netlist user_project_wrapper contains at least 1 instances (18 instances). |
| 2023-01-01 17:03:05 - [INFO] - MODELING CHECK PASSED: Netlist user_project_wrapper is structural. |
| 2023-01-01 17:03:05 - [INFO] - LAYOUT CHECK PASSED: The GDS layout for user_project_wrapper matches the provided structural netlist. |
| 2023-01-01 17:03:05 - [INFO] - POWER CONNECTIONS CHECK PASSED: All instances in user_project_wrapper are connected to power |
| 2023-01-01 17:03:05 - [INFO] - PORT TYPES CHECK PASSED: Netlist user_project_wrapper port types match the golden wrapper port types. |
| 2023-01-01 17:03:05 - [INFO] - {{NETLIST CONSISTENCY CHECK PASSED}} user_project_wrapper netlist passed all consistency checks. |
| 2023-01-01 17:03:05 - [INFO] - {{CONSISTENCY CHECK PASSED}} The user netlist and the top netlist are valid. |
| 2023-01-01 17:03:05 - [INFO] - {{STEP UPDATE}} Executing Check 6 of 14: GPIO-Defines |
| 2023-01-01 17:03:05 - [INFO] - GPIO-DEFINES: Checking verilog/rtl/user_defines.v, parsing files: ['/opt/checks/gpio_defines_check/verilog_assets/gpio_modes_base.v', 'riscduino-pxt1/verilog/rtl/user_defines.v', '/opt/checks/gpio_defines_check/verilog_assets/gpio_modes_observe.v'] |
| 2023-01-01 17:03:07 - [INFO] - GPIO-DEFINES report path: riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/outputs/reports/gpio_defines.report |
| 2023-01-01 17:03:07 - [INFO] - {{GPIO-DEFINES CHECK PASSED}} The user verilog/rtl/user_defines.v is valid. |
| 2023-01-01 17:03:07 - [INFO] - {{STEP UPDATE}} Executing Check 7 of 14: XOR |
| 2023-01-01 17:05:16 - [INFO] - {{XOR CHECK UPDATE}} Total XOR differences: 0, for more details view riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/outputs/user_project_wrapper.xor.gds |
| 2023-01-01 17:05:16 - [INFO] - {{XOR CHECK PASSED}} The GDS file has no XOR violations. |
| 2023-01-01 17:05:16 - [INFO] - {{STEP UPDATE}} Executing Check 8 of 14: Magic DRC |
| 2023-01-01 17:16:31 - [ERROR] - Violation Message 'Metal4 > 3um spacing to unrelated m4 < 0.4um (met4.5b)' found 12 times. |
| 2023-01-01 17:16:31 - [ERROR] - Violation Message 'Metal3 > 3um spacing to unrelated m3 < 0.4um (met3.3d)' found 288 times. |
| 2023-01-01 17:16:31 - [ERROR] - 300 DRC violations |
| 2023-01-01 17:16:31 - [WARNING] - {{MAGIC DRC CHECK FAILED}} The GDS file, user_project_wrapper.gds, has DRC violations. |
| 2023-01-01 17:16:31 - [INFO] - {{STEP UPDATE}} Executing Check 9 of 14: Klayout FEOL |
| 2023-01-01 17:16:31 - [INFO] - in CUSTOM klayout_gds_drc_check |
| 2023-01-01 17:16:31 - [INFO] - run: klayout -b -r /opt/checks/tech-files/sky130A_mr.drc -rd input=riscduino-pxt1/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/outputs/reports/klayout_feol_check.xml -rd feol=true >& riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/logs/klayout_feol_check.log |
| 2023-01-01 17:17:58 - [INFO] - No DRC Violations found |
| 2023-01-01 17:17:58 - [INFO] - {{Klayout FEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2023-01-01 17:17:58 - [INFO] - {{STEP UPDATE}} Executing Check 10 of 14: Klayout BEOL |
| 2023-01-01 17:17:58 - [INFO] - in CUSTOM klayout_gds_drc_check |
| 2023-01-01 17:17:58 - [INFO] - run: klayout -b -r /opt/checks/tech-files/sky130A_mr.drc -rd input=riscduino-pxt1/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/outputs/reports/klayout_beol_check.xml -rd beol=true >& riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/logs/klayout_beol_check.log |
| 2023-01-01 17:27:19 - [INFO] - No DRC Violations found |
| 2023-01-01 17:27:19 - [INFO] - {{Klayout BEOL CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2023-01-01 17:27:19 - [INFO] - {{STEP UPDATE}} Executing Check 11 of 14: Klayout Offgrid |
| 2023-01-01 17:27:19 - [INFO] - in CUSTOM klayout_gds_drc_check |
| 2023-01-01 17:27:19 - [INFO] - run: klayout -b -r /opt/checks/tech-files/sky130A_mr.drc -rd input=riscduino-pxt1/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/outputs/reports/klayout_offgrid_check.xml -rd offgrid=true >& riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/logs/klayout_offgrid_check.log |
| 2023-01-01 17:29:04 - [INFO] - No DRC Violations found |
| 2023-01-01 17:29:04 - [INFO] - {{Klayout Offgrid CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2023-01-01 17:29:04 - [INFO] - {{STEP UPDATE}} Executing Check 12 of 14: Klayout Metal Minimum Clear Area Density |
| 2023-01-01 17:29:04 - [INFO] - in CUSTOM klayout_gds_drc_check |
| 2023-01-01 17:29:04 - [INFO] - run: klayout -b -r /opt/checks/drc_checks/klayout/met_min_ca_density.lydrc -rd input=riscduino-pxt1/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/outputs/reports/klayout_met_min_ca_density_check.xml >& riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/logs/klayout_met_min_ca_density_check.log |
| 2023-01-01 17:29:49 - [INFO] - No DRC Violations found |
| 2023-01-01 17:29:49 - [INFO] - {{Klayout Metal Minimum Clear Area Density CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2023-01-01 17:29:49 - [INFO] - {{STEP UPDATE}} Executing Check 13 of 14: Klayout Pin Label Purposes Overlapping Drawing |
| 2023-01-01 17:29:49 - [INFO] - in CUSTOM klayout_gds_drc_check |
| 2023-01-01 17:29:49 - [INFO] - run: klayout -b -r /opt/checks/drc_checks/klayout/pin_label_purposes_overlapping_drawing.rb.drc -rd input=riscduino-pxt1/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/outputs/reports/klayout_pin_label_purposes_overlapping_drawing_check.xml -rd top_cell_name=user_project_wrapper >& riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/logs/klayout_pin_label_purposes_overlapping_drawing_check.log |
| 2023-01-01 17:30:11 - [INFO] - No DRC Violations found |
| 2023-01-01 17:30:11 - [INFO] - {{Klayout Pin Label Purposes Overlapping Drawing CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2023-01-01 17:30:11 - [INFO] - {{STEP UPDATE}} Executing Check 14 of 14: Klayout ZeroArea |
| 2023-01-01 17:30:11 - [INFO] - in CUSTOM klayout_gds_drc_check |
| 2023-01-01 17:30:11 - [INFO] - run: klayout -b -r /opt/checks/drc_checks/klayout/zeroarea.rb.drc -rd input=riscduino-pxt1/gds/user_project_wrapper.gds -rd topcell=user_project_wrapper -rd report=riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/outputs/reports/klayout_zeroarea_check.xml -rd cleaned_output=riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/outputs/user_project_wrapper_no_zero_areas.gds >& riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/logs/klayout_zeroarea_check.log |
| 2023-01-01 17:30:19 - [INFO] - No DRC Violations found |
| 2023-01-01 17:30:19 - [INFO] - {{Klayout ZeroArea CHECK PASSED}} The GDS file, user_project_wrapper.gds, has no DRC violations. |
| 2023-01-01 17:30:19 - [INFO] - {{FINISH}} Executing Finished, the full log 'precheck.log' can be found in 'riscduino-pxt1/jobs/mpw_precheck/6c8e5305-be0f-4c7d-aa8b-12348532cbfc/logs' |
| 2023-01-01 17:30:19 - [INFO] - {{SUCCESS}} All Checks Passed !!! |