| { |
| "DESIGN_NAME": "user_project_wrapper", |
| "VERILOG_FILES": ["dir::../../verilog/rtl/defines.v", "dir::../../verilog/rtl/user_project_wrapper.v"], |
| "CLOCK_PERIOD": 20, |
| "CLOCK_PORT": "user_clock2", |
| "FP_PDN_MACRO_HOOKS": [ |
| "wfg_top_inst vccd1 vssd1 vccd1 vssd1,", |
| "merge_memory_inst vccd1 vssd1 vccd1 vssd1,", |
| "wb_mux_inst vccd1 vssd1 vccd1 vssd1,", |
| "wb_memory_inst vccd1 vssd1 vccd1 vssd1,", |
| "sky130_sram_2kbyte_1rw1r_32x512_8_inst0 vccd1 vssd1 vccd1 vssd1,", |
| "sky130_sram_2kbyte_1rw1r_32x512_8_inst1 vccd1 vssd1 vccd1 vssd1" |
| ], |
| "MACRO_PLACEMENT_CFG": "dir::macro.cfg", |
| "VERILOG_FILES_BLACKBOX": [ |
| "dir::../../verilog/rtl/defines.v", |
| "dir::../../verilog/gl/wfg_top.v", |
| "dir::../../verilog/gl/merge_memory.v", |
| "dir::../../verilog/gl/wb_mux.v", |
| "dir::../../verilog/gl/wb_memory.v", |
| "dir::../../../dependencies/pdks/sky130B/libs.ref/sky130_sram_macros/verilog/sky130_sram_2kbyte_1rw1r_32x512_8.v" |
| ], |
| "EXTRA_LEFS": [ |
| "dir::../../lef/wfg_top.lef", |
| "dir::../../lef/merge_memory.lef", |
| "dir::../../lef/wb_mux.lef", |
| "dir::../../lef/wb_memory.lef", |
| "dir::../../../dependencies/pdks/sky130B/libs.ref/sky130_sram_macros/lef/sky130_sram_2kbyte_1rw1r_32x512_8.lef" |
| ], |
| "EXTRA_GDS_FILES": [ |
| "dir::../../gds/wfg_top.gds", |
| "dir::../../gds/merge_memory.gds", |
| "dir::../../gds/wb_mux.gds", |
| "dir::../../gds/wb_memory.gds", |
| "dir::../../../dependencies/pdks/sky130B/libs.ref/sky130_sram_macros/gds/sky130_sram_2kbyte_1rw1r_32x512_8.gds" |
| ], |
| "FP_PDN_CHECK_NODES": 0, |
| "SYNTH_ELABORATE_ONLY": 1, |
| "PL_RANDOM_GLB_PLACEMENT": 1, |
| "PL_RESIZER_DESIGN_OPTIMIZATIONS": 0, |
| "PL_RESIZER_TIMING_OPTIMIZATIONS": 0, |
| "PL_RESIZER_BUFFER_INPUT_PORTS": 0, |
| "FP_PDN_ENABLE_RAILS": 0, |
| "DIODE_INSERTION_STRATEGY": 0, |
| "RUN_FILL_INSERTION": 0, |
| "RUN_TAP_DECAP_INSERTION": 0, |
| "FP_PDN_VPITCH": 180, |
| "FP_PDN_HPITCH": 180, |
| "CLOCK_TREE_SYNTH": 0, |
| "FP_PDN_VOFFSET": 5, |
| "FP_PDN_HOFFSET": 5, |
| "MAGIC_ZEROIZE_ORIGIN": 0, |
| "FP_SIZING": "absolute", |
| "RUN_CVC": 0, |
| "UNIT": "2.4", |
| "FP_IO_VEXTEND": "expr::2 * $UNIT", |
| "FP_IO_HEXTEND": "expr::2 * $UNIT", |
| "FP_IO_VLENGTH": "ref::$UNIT", |
| "FP_IO_HLENGTH": "ref::$UNIT", |
| "FP_IO_VTHICKNESS_MULT": 4, |
| "FP_IO_HTHICKNESS_MULT": 4, |
| "FP_PDN_CORE_RING": 1, |
| "FP_PDN_CORE_RING_VWIDTH": 3.1, |
| "FP_PDN_CORE_RING_HWIDTH": 3.1, |
| "FP_PDN_CORE_RING_VOFFSET": 12.45, |
| "FP_PDN_CORE_RING_HOFFSET": 12.45, |
| "FP_PDN_CORE_RING_VSPACING": 1.7, |
| "FP_PDN_CORE_RING_HSPACING": 1.7, |
| "FP_PDN_VWIDTH": 3.1, |
| "FP_PDN_HWIDTH": 3.1, |
| "FP_PDN_VSPACING": "expr::(5 * $FP_PDN_CORE_RING_VWIDTH)", |
| "FP_PDN_HSPACING": "expr::(5 * $FP_PDN_CORE_RING_HWIDTH)", |
| "VDD_NETS": ["vccd1", "vccd2","vdda1","vdda2"], |
| "GND_NETS": ["vssd1", "vssd2","vssa1","vssa2"], |
| "SYNTH_USE_PG_PINS_DEFINES": "USE_POWER_PINS", |
| "pdk::sky130*": { |
| "RT_MAX_LAYER": "met4", |
| "DIE_AREA": "0 0 2920 3520", |
| "FP_DEF_TEMPLATE": "dir::fixed_dont_change/user_project_wrapper.def" |
| }, |
| "pdk::gf180mcuC": { |
| "STD_CELL_LIBRARY": "gf180mcu_fd_sc_mcu7t5v0", |
| "FP_PDN_CHECK_NODES": 0, |
| "FP_PDN_ENABLE_RAILS": 0, |
| "RT_MAX_LAYER": "Metal4", |
| "DIE_AREA": "0 0 3000 3000", |
| "FP_DEF_TEMPLATE": "dir::fixed_dont_change/user_project_wrapper_gf180mcu.def", |
| "PL_OPENPHYSYN_OPTIMIZATIONS": 0, |
| "DIODE_INSERTION_STRATEGY": 0, |
| "FP_PDN_CHECK_NODES": 0, |
| "MAGIC_WRITE_FULL_LEF": 0, |
| "FP_PDN_ENABLE_RAILS": 0 |
| }, |
| "MAGIC_DRC_USE_GDS": 0, |
| "RUN_MAGIC_DRC": 0, |
| "QUIT_ON_MAGIC_DRC": 0, |
| "RUN_KLAYOUT_XOR": 0 |
| } |