commit | 5ba0d5dcb2cff97154810a670976f778e9c2d656 | [log] [tgz] |
---|---|---|
author | hamzashabbir517 <shabbirhamza517@gmail.com> | Fri May 27 13:34:43 2022 +0500 |
committer | hamzashabbir517 <shabbirhamza517@gmail.com> | Fri May 27 13:34:43 2022 +0500 |
tree | 2f2379b3517f70242353ff554070148e6611f8fb | |
parent | ce52be99e6e6e9f4089ecc4b29b2ccfe2f7a0470 [diff] |
Mismatch solved
diff --git a/verilog/rtl/FPU/beh_lib.v b/verilog/rtl/FPU/beh_lib.v index 67b166f..082550d 100644 --- a/verilog/rtl/FPU/beh_lib.v +++ b/verilog/rtl/FPU/beh_lib.v
@@ -18,7 +18,7 @@ end else always @(posedge clk or negedge rst_l) if (rst_l == 0) - dout[WIDTH - 1:0] <= {{WIDTH{0}}; + dout[WIDTH - 1:0] <= {WIDTH{1'b0}}; else dout[WIDTH - 1:0] <= din[WIDTH - 1:0]; endgenerate