commit | 4ff124f80f6ca8e3da064bb7384369bf9ab433cf | [log] [tgz] |
---|---|---|
author | Jeff DiCorpo <jeffdi@efabless.com> | Sun Jan 09 08:49:12 2022 -0800 |
committer | Jeff DiCorpo <jeffdi@efabless.com> | Sun Jan 09 08:49:12 2022 -0800 |
tree | 52590299d4dc06a7d458cfacb6fb01085ae96f42 | |
parent | 6c92fdf2c9f9ce6fb92ce2bf7359652cee053eb7 [diff] |
final gds oasis
This repo contains the design of a radiation hardened TMR based ALY implemented in SKY130 open source PDK. This design was hardened using openlane. Reliability and performance are two important factors to be considered in the design of application-specific integrated circuits (ASICs). The CMOS technology miniaturization has significantly improved the performance parameters such as frequency, speed, power efficiency, and area of ASICs. However, miniaturized CMOS technologies are more prone to radiation, which increases the probability of failure in case of single-event upsets (SEUs).
#Summary Space application Integrated Circuits (ICs) are prone to radiation particles, which are present in the form of electrons, protons, and heavy ions, generated from solar flares or space radiations. The circuits utilized in space applications must be able to tolerate these radiation impacts and assure reliable functionality. In this work, we have explored the impact of single-event upsets (SEUs) on the ALU architecture and proposed a fault-tolerant, 16-bit arithmetic logic unit (ALU) system, that works reliably in the presence of SEUs. The proposed architecture uses the concept of triple modular redundancy (TMR) with high fault-masking ratio (FMR) voter logic.