commit | f8b587cc0f6a559db7ccaa37ce76530e4ca40c22 | [log] [tgz] |
---|---|---|
author | mrg <mrg@ucsc.edu> | Thu Oct 21 12:13:58 2021 -0700 |
committer | mrg <mrg@ucsc.edu> | Thu Oct 21 12:13:58 2021 -0700 |
tree | 7a8327d2ea5948e7a5044bf996b01258b041942c | |
parent | f2cb18b735872621722a1a63c7b5a95585e5d270 [diff] | |
parent | 9d4892197408ae6e4fa411c630ab5afaf90293de [diff] |
Merge efabless main for MPW3
:exclamation: Important Note |
---|
This project contains a test chip for several OpenRAM memory configurations. The configurations have varying levels of verification. In particular, it has these sizes:
There are two test modes available. Each one inputs an packet that configures the read and write operations of a particular SRAM. The GPIO pin io_in[16] determines whether to use GPIO (1) or LA mode (0).
The test packet is a 112-bit value that has the follow signals and bit size:
During a read operation, the din bits are replaced with the data output bits so that they can be verified.
Note: The 64-bit memory leaves the middle 32-bits as a value of 0 and instead reads/writes the upper and lower 16-bits to reduce the number of packet bits.
In GPIO mode, the test packet is scanned in/out with the GPIO pins in 112 cycles. The GPIO pins used are as follows:
In LA mode, the test packet is directly written from the output of the 128-bit LA. The top bits of the LA register are used for the control signals during test:
Jesse Cirimeli-Low jcirimel@ucsc.edu Amogh Lonkar alonkar@ucsc.edu Matthew Guthaus mrg@ucsc.edu