commit | e1eed468454246227ea95d20ecb0cc895f8e1549 | [log] [tgz] |
---|---|---|
author | AmoghLonkar <alonkar@ucsc.edu> | Fri Jun 25 18:37:09 2021 -0700 |
committer | AmoghLonkar <alonkar@ucsc.edu> | Fri Jun 25 18:37:09 2021 -0700 |
tree | 055942dcbb3c62d71468f4d46a03b10cdddc8958 | |
parent | 73a59ccb753e4b9c6b75350a5834215ea772a13f [diff] |
Fixed reg_mprj_data, doesn't timeout anymore
:exclamation: Important Note |
---|
This project contains a test chip for several OpenRAM memory configurations. The configurations have varying levels of verification. In particular, it has these sizes:
There are two test modes available. Each one inputs an packet that configures the read and write operations of a particular SRAM. The GPIO pin io_in[16] determines whether to use GPIO (1) or LA mode (0).
The test packet is a 112-bit value that has the follow signals and bit size:
During a read operation, the din bits are replaced with the data output bits so that they can be verified.
Note: The 64-bit memory leaves the middle 32-bits as a value of 0 and instead reads/writes the upper and lower 16-bits to reduce the number of packet bits.
In GPIO mode, the test packet is scanned in/out with the GPIO pins in 112 cycles. The GPIO pins used are as follows:
In LA mode, the test packet is directly written from the output of the 128-bit LA. The top bits of the LA register are used for the control signals during test: